Convert CONFIG_SYS_UNIFY_CACHE to Kconfig
[platform/kernel/u-boot.git] / include / configs / M5329EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF5329 FireEngine board.
4  *
5  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M5329EVB_H
14 #define _M5329EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #define CONFIG_WATCHDOG_TIMEOUT 5000    /* timeout in milliseconds, max timeout is 6.71sec */
24
25 #ifdef CONFIG_MCFFEC
26 #       define CONFIG_SYS_DISCOVER_PHY
27 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
28 #       ifndef CONFIG_SYS_DISCOVER_PHY
29 #               define FECDUPLEX        FULL
30 #               define FECSPEED         _100BASET
31 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
32 #endif
33
34 /* I2C */
35
36 #ifdef CONFIG_MCFFEC
37 #       define CONFIG_IPADDR    192.162.1.2
38 #       define CONFIG_NETMASK   255.255.255.0
39 #       define CONFIG_SERVERIP  192.162.1.1
40 #       define CONFIG_GATEWAYIP 192.162.1.1
41 #endif                          /* FEC_ENET */
42
43 #define CONFIG_HOSTNAME         "M5329EVB"
44 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
45         "netdev=eth0\0"                 \
46         "loadaddr=40010000\0"   \
47         "u-boot=u-boot.bin\0"   \
48         "load=tftp ${loadaddr) ${u-boot}\0"     \
49         "upd=run load; run prog\0"      \
50         "prog=prot off 0 3ffff;"        \
51         "era 0 3ffff;"  \
52         "cp.b ${loadaddr} 0 ${filesize};"       \
53         "save\0"        \
54         ""
55
56 #define CONFIG_PRAM             512     /* 512 KB */
57
58 #define CONFIG_SYS_CLK                  80000000
59 #define CONFIG_SYS_CPU_CLK              CONFIG_SYS_CLK * 3
60
61 #define CONFIG_SYS_MBAR         0xFC000000
62
63 #define CONFIG_SYS_LATCH_ADDR           (CONFIG_SYS_CS1_BASE + 0x80000)
64
65 /*
66  * Low Level Configuration Settings
67  * (address mappings, register initial values, etc.)
68  * You should know what you are doing if you make changes here.
69  */
70 /*-----------------------------------------------------------------------
71  * Definitions for initial stack pointer and data area (in DPRAM)
72  */
73 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
74 #define CONFIG_SYS_INIT_RAM_SIZE        0x8000  /* Size of used area in internal SRAM */
75 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
76
77 /*-----------------------------------------------------------------------
78  * Start addresses for the final memory configuration
79  * (Set up by the startup code)
80  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
81  */
82 #define CONFIG_SYS_SDRAM_BASE           0x40000000
83 #define CONFIG_SYS_SDRAM_SIZE           32      /* SDRAM size in MB */
84 #define CONFIG_SYS_SDRAM_CFG1           0x53722730
85 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
86 #define CONFIG_SYS_SDRAM_CTRL           0xE1092000
87 #define CONFIG_SYS_SDRAM_EMOD           0x40010000
88 #define CONFIG_SYS_SDRAM_MODE           0x018D0000
89
90 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
91
92 /*
93  * For booting Linux, the board info and command line data
94  * have to be in the first 8 MB of memory, since this is
95  * the maximum mapped by the Linux kernel during initialization ??
96  */
97 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
98 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
99
100 /*-----------------------------------------------------------------------
101  * FLASH organization
102  */
103 #ifdef CONFIG_SYS_FLASH_CFI
104 #       define CONFIG_SYS_FLASH_SIZE            0x800000        /* Max size that the board might have */
105 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
106 #endif
107
108 #ifdef CONFIG_CMD_NAND
109 #       define CONFIG_SYS_MAX_NAND_DEVICE       1
110 #       define CONFIG_SYS_NAND_BASE             CONFIG_SYS_CS2_BASE
111 #       define CONFIG_SYS_NAND_SIZE             1
112 #       define CONFIG_SYS_NAND_BASE_LIST        { CONFIG_SYS_NAND_BASE }
113 #       define NAND_ALLOW_ERASE_ALL     1
114 #endif
115
116 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
117
118 /* Configuration for environment
119  * Environment is embedded in u-boot in the second sector of the flash
120  */
121
122 #define LDS_BOARD_TEXT \
123         . = DEFINED(env_offset) ? env_offset : .; \
124         env/embedded.o(.text*);
125
126 /*-----------------------------------------------------------------------
127  * Cache Configuration
128  */
129
130 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
131                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
132 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
133                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
134 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINVA)
135 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
136                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
137                                          CF_ACR_EN | CF_ACR_SM_ALL)
138 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_EC | CF_CACR_CINVA | \
139                                          CF_CACR_DCM_P)
140
141 /*-----------------------------------------------------------------------
142  * Chipselect bank definitions
143  */
144 /*
145  * CS0 - NOR Flash 1, 2, 4, or 8MB
146  * CS1 - CompactFlash and registers
147  * CS2 - NAND Flash 16, 32, or 64MB
148  * CS3 - Available
149  * CS4 - Available
150  * CS5 - Available
151  */
152 #define CONFIG_SYS_CS0_BASE             0
153 #define CONFIG_SYS_CS0_MASK             0x007f0001
154 #define CONFIG_SYS_CS0_CTRL             0x00001fa0
155
156 #define CONFIG_SYS_CS1_BASE             0x10000000
157 #define CONFIG_SYS_CS1_MASK             0x001f0001
158 #define CONFIG_SYS_CS1_CTRL             0x002A3780
159
160 #ifdef CONFIG_CMD_NAND
161 #define CONFIG_SYS_CS2_BASE             0x20000000
162 #define CONFIG_SYS_CS2_MASK             (16 << 20)
163 #define CONFIG_SYS_CS2_CTRL             0x00001f60
164 #endif
165
166 #endif                          /* _M5329EVB_H */