global: Move remaining CONFIG_SYS_* to CFG_SYS_*
[platform/kernel/u-boot.git] / include / configs / M5329EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF5329 FireEngine board.
4  *
5  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M5329EVB_H
14 #define _M5329EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CFG_SYS_UART_PORT               (0)
22
23 #define CONFIG_WATCHDOG_TIMEOUT 5000    /* timeout in milliseconds, max timeout is 6.71sec */
24
25 /* I2C */
26
27 #ifdef CONFIG_MCFFEC
28 #       define CONFIG_IPADDR    192.162.1.2
29 #       define CONFIG_NETMASK   255.255.255.0
30 #       define CONFIG_SERVERIP  192.162.1.1
31 #       define CONFIG_GATEWAYIP 192.162.1.1
32 #endif                          /* FEC_ENET */
33
34 #define CONFIG_HOSTNAME         "M5329EVB"
35 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
36         "netdev=eth0\0"                 \
37         "loadaddr=40010000\0"   \
38         "u-boot=u-boot.bin\0"   \
39         "load=tftp ${loadaddr) ${u-boot}\0"     \
40         "upd=run load; run prog\0"      \
41         "prog=prot off 0 3ffff;"        \
42         "era 0 3ffff;"  \
43         "cp.b ${loadaddr} 0 ${filesize};"       \
44         "save\0"        \
45         ""
46
47 #define CONFIG_PRAM             512     /* 512 KB */
48
49 #define CFG_SYS_CLK                     80000000
50 #define CFG_SYS_CPU_CLK         CFG_SYS_CLK * 3
51
52 #define CFG_SYS_MBAR            0xFC000000
53
54 #define CFG_SYS_LATCH_ADDR              (CFG_SYS_CS1_BASE + 0x80000)
55
56 /*
57  * Low Level Configuration Settings
58  * (address mappings, register initial values, etc.)
59  * You should know what you are doing if you make changes here.
60  */
61 /*-----------------------------------------------------------------------
62  * Definitions for initial stack pointer and data area (in DPRAM)
63  */
64 #define CFG_SYS_INIT_RAM_ADDR   0x80000000
65 #define CFG_SYS_INIT_RAM_SIZE   0x8000  /* Size of used area in internal SRAM */
66 #define CFG_SYS_INIT_RAM_CTRL   0x221
67
68 /*-----------------------------------------------------------------------
69  * Start addresses for the final memory configuration
70  * (Set up by the startup code)
71  * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
72  */
73 #define CFG_SYS_SDRAM_BASE              0x40000000
74 #define CFG_SYS_SDRAM_SIZE              32      /* SDRAM size in MB */
75 #define CFG_SYS_SDRAM_CFG1              0x53722730
76 #define CFG_SYS_SDRAM_CFG2              0x56670000
77 #define CFG_SYS_SDRAM_CTRL              0xE1092000
78 #define CFG_SYS_SDRAM_EMOD              0x40010000
79 #define CFG_SYS_SDRAM_MODE              0x018D0000
80
81 /*
82  * For booting Linux, the board info and command line data
83  * have to be in the first 8 MB of memory, since this is
84  * the maximum mapped by the Linux kernel during initialization ??
85  */
86 #define CFG_SYS_BOOTMAPSZ               (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
87
88 /*-----------------------------------------------------------------------
89  * FLASH organization
90  */
91 #ifdef CONFIG_SYS_FLASH_CFI
92 #       define CFG_SYS_FLASH_SIZE               0x800000        /* Max size that the board might have */
93 #endif
94
95 #ifdef CONFIG_CMD_NAND
96 #       define CFG_SYS_NAND_BASE                CFG_SYS_CS2_BASE
97 #       define CFG_SYS_NAND_BASE_LIST   { CFG_SYS_NAND_BASE }
98 #       define NAND_ALLOW_ERASE_ALL     1
99 #endif
100
101 #define CFG_SYS_FLASH_BASE              CFG_SYS_CS0_BASE
102
103 /* Configuration for environment
104  * Environment is embedded in u-boot in the second sector of the flash
105  */
106
107 #define LDS_BOARD_TEXT \
108         . = DEFINED(env_offset) ? env_offset : .; \
109         env/embedded.o(.text*);
110
111 /*-----------------------------------------------------------------------
112  * Cache Configuration
113  */
114
115 #define ICACHE_STATUS                   (CFG_SYS_INIT_RAM_ADDR + \
116                                          CFG_SYS_INIT_RAM_SIZE - 8)
117 #define DCACHE_STATUS                   (CFG_SYS_INIT_RAM_ADDR + \
118                                          CFG_SYS_INIT_RAM_SIZE - 4)
119 #define CFG_SYS_ICACHE_INV              (CF_CACR_CINVA)
120 #define CFG_SYS_CACHE_ACR0              (CFG_SYS_SDRAM_BASE | \
121                                          CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
122                                          CF_ACR_EN | CF_ACR_SM_ALL)
123 #define CFG_SYS_CACHE_ICACR             (CF_CACR_EC | CF_CACR_CINVA | \
124                                          CF_CACR_DCM_P)
125
126 /*-----------------------------------------------------------------------
127  * Chipselect bank definitions
128  */
129 /*
130  * CS0 - NOR Flash 1, 2, 4, or 8MB
131  * CS1 - CompactFlash and registers
132  * CS2 - NAND Flash 16, 32, or 64MB
133  * CS3 - Available
134  * CS4 - Available
135  * CS5 - Available
136  */
137 #define CFG_SYS_CS0_BASE                0
138 #define CFG_SYS_CS0_MASK                0x007f0001
139 #define CFG_SYS_CS0_CTRL                0x00001fa0
140
141 #define CFG_SYS_CS1_BASE                0x10000000
142 #define CFG_SYS_CS1_MASK                0x001f0001
143 #define CFG_SYS_CS1_CTRL                0x002A3780
144
145 #ifdef CONFIG_CMD_NAND
146 #define CFG_SYS_CS2_BASE                0x20000000
147 #define CFG_SYS_CS2_MASK                (16 << 20)
148 #define CFG_SYS_CS2_CTRL                0x00001f60
149 #endif
150
151 #endif                          /* _M5329EVB_H */