1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
10 * board/config.h - configuration options, board specific
17 * High Level Configuration Options
21 #define CONFIG_MCFUART
22 #define CONFIG_SYS_UART_PORT (0)
24 #undef CONFIG_WATCHDOG
25 #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27 #define CONFIG_SYS_UNIFY_CACHE
30 # define CONFIG_MII_INIT 1
31 # define CONFIG_SYS_DISCOVER_PHY
32 # define CONFIG_SYS_RX_ETH_BUFFER 8
33 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
34 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
35 # ifndef CONFIG_SYS_DISCOVER_PHY
36 # define FECDUPLEX FULL
37 # define FECSPEED _100BASET
39 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
40 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42 # endif /* CONFIG_SYS_DISCOVER_PHY */
52 #define CONFIG_SYS_I2C_FSL
53 #define CONFIG_SYS_FSL_I2C_SPEED 80000
54 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
55 #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
56 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
58 #define CONFIG_UDP_CHECKSUM
61 # define CONFIG_IPADDR 192.162.1.2
62 # define CONFIG_NETMASK 255.255.255.0
63 # define CONFIG_SERVERIP 192.162.1.1
64 # define CONFIG_GATEWAYIP 192.162.1.1
67 #define CONFIG_HOSTNAME "M5329EVB"
68 #define CONFIG_EXTRA_ENV_SETTINGS \
70 "loadaddr=40010000\0" \
71 "u-boot=u-boot.bin\0" \
72 "load=tftp ${loadaddr) ${u-boot}\0" \
73 "upd=run load; run prog\0" \
74 "prog=prot off 0 3ffff;" \
76 "cp.b ${loadaddr} 0 ${filesize};" \
80 #define CONFIG_PRAM 512 /* 512 KB */
82 #define CONFIG_SYS_LOAD_ADDR 0x40010000
84 #define CONFIG_SYS_CLK 80000000
85 #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
87 #define CONFIG_SYS_MBAR 0xFC000000
89 #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
92 * Low Level Configuration Settings
93 * (address mappings, register initial values, etc.)
94 * You should know what you are doing if you make changes here.
96 /*-----------------------------------------------------------------------
97 * Definitions for initial stack pointer and data area (in DPRAM)
99 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
100 #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
101 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
102 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
103 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
105 /*-----------------------------------------------------------------------
106 * Start addresses for the final memory configuration
107 * (Set up by the startup code)
108 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
110 #define CONFIG_SYS_SDRAM_BASE 0x40000000
111 #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
112 #define CONFIG_SYS_SDRAM_CFG1 0x53722730
113 #define CONFIG_SYS_SDRAM_CFG2 0x56670000
114 #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
115 #define CONFIG_SYS_SDRAM_EMOD 0x40010000
116 #define CONFIG_SYS_SDRAM_MODE 0x018D0000
118 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
119 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
121 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
122 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
125 * For booting Linux, the board info and command line data
126 * have to be in the first 8 MB of memory, since this is
127 * the maximum mapped by the Linux kernel during initialization ??
129 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
130 #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
132 /*-----------------------------------------------------------------------
135 #ifdef CONFIG_SYS_FLASH_CFI
136 # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
137 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
138 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
139 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
142 #ifdef CONFIG_NANDFLASH_SIZE
143 # define CONFIG_SYS_MAX_NAND_DEVICE 1
144 # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
145 # define CONFIG_SYS_NAND_SIZE 1
146 # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
147 # define NAND_ALLOW_ERASE_ALL 1
148 # define CONFIG_JFFS2_NAND 1
149 # define CONFIG_JFFS2_DEV "nand0"
150 # define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
151 # define CONFIG_JFFS2_PART_OFFSET 0x00000000
154 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
156 /* Configuration for environment
157 * Environment is embedded in u-boot in the second sector of the flash
160 #define LDS_BOARD_TEXT \
161 . = DEFINED(env_offset) ? env_offset : .; \
162 env/embedded.o(.text*);
164 /*-----------------------------------------------------------------------
165 * Cache Configuration
167 #define CONFIG_SYS_CACHELINE_SIZE 16
169 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
170 CONFIG_SYS_INIT_RAM_SIZE - 8)
171 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
172 CONFIG_SYS_INIT_RAM_SIZE - 4)
173 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
174 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
175 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
176 CF_ACR_EN | CF_ACR_SM_ALL)
177 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
180 /*-----------------------------------------------------------------------
181 * Chipselect bank definitions
184 * CS0 - NOR Flash 1, 2, 4, or 8MB
185 * CS1 - CompactFlash and registers
186 * CS2 - NAND Flash 16, 32, or 64MB
191 #define CONFIG_SYS_CS0_BASE 0
192 #define CONFIG_SYS_CS0_MASK 0x007f0001
193 #define CONFIG_SYS_CS0_CTRL 0x00001fa0
195 #define CONFIG_SYS_CS1_BASE 0x10000000
196 #define CONFIG_SYS_CS1_MASK 0x001f0001
197 #define CONFIG_SYS_CS1_CTRL 0x002A3780
199 #ifdef CONFIG_NANDFLASH_SIZE
200 #define CONFIG_SYS_CS2_BASE 0x20000000
201 #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
202 #define CONFIG_SYS_CS2_CTRL 0x00001f60
205 #endif /* _M5329EVB_H */