Merge https://source.denx.de/u-boot/custodians/u-boot-spi
[platform/kernel/u-boot.git] / include / configs / M5329EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF5329 FireEngine board.
4  *
5  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M5329EVB_H
14 #define _M5329EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #define CONFIG_WATCHDOG_TIMEOUT 5000    /* timeout in milliseconds, max timeout is 6.71sec */
24
25 /* I2C */
26
27 #ifdef CONFIG_MCFFEC
28 #       define CONFIG_IPADDR    192.162.1.2
29 #       define CONFIG_NETMASK   255.255.255.0
30 #       define CONFIG_SERVERIP  192.162.1.1
31 #       define CONFIG_GATEWAYIP 192.162.1.1
32 #endif                          /* FEC_ENET */
33
34 #define CONFIG_HOSTNAME         "M5329EVB"
35 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
36         "netdev=eth0\0"                 \
37         "loadaddr=40010000\0"   \
38         "u-boot=u-boot.bin\0"   \
39         "load=tftp ${loadaddr) ${u-boot}\0"     \
40         "upd=run load; run prog\0"      \
41         "prog=prot off 0 3ffff;"        \
42         "era 0 3ffff;"  \
43         "cp.b ${loadaddr} 0 ${filesize};"       \
44         "save\0"        \
45         ""
46
47 #define CONFIG_PRAM             512     /* 512 KB */
48
49 #define CONFIG_SYS_CLK                  80000000
50 #define CONFIG_SYS_CPU_CLK              CONFIG_SYS_CLK * 3
51
52 #define CONFIG_SYS_MBAR         0xFC000000
53
54 #define CONFIG_SYS_LATCH_ADDR           (CONFIG_SYS_CS1_BASE + 0x80000)
55
56 /*
57  * Low Level Configuration Settings
58  * (address mappings, register initial values, etc.)
59  * You should know what you are doing if you make changes here.
60  */
61 /*-----------------------------------------------------------------------
62  * Definitions for initial stack pointer and data area (in DPRAM)
63  */
64 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
65 #define CONFIG_SYS_INIT_RAM_SIZE        0x8000  /* Size of used area in internal SRAM */
66 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
67
68 /*-----------------------------------------------------------------------
69  * Start addresses for the final memory configuration
70  * (Set up by the startup code)
71  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
72  */
73 #define CONFIG_SYS_SDRAM_BASE           0x40000000
74 #define CONFIG_SYS_SDRAM_SIZE           32      /* SDRAM size in MB */
75 #define CONFIG_SYS_SDRAM_CFG1           0x53722730
76 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
77 #define CONFIG_SYS_SDRAM_CTRL           0xE1092000
78 #define CONFIG_SYS_SDRAM_EMOD           0x40010000
79 #define CONFIG_SYS_SDRAM_MODE           0x018D0000
80
81 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
82
83 /*
84  * For booting Linux, the board info and command line data
85  * have to be in the first 8 MB of memory, since this is
86  * the maximum mapped by the Linux kernel during initialization ??
87  */
88 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
89
90 /*-----------------------------------------------------------------------
91  * FLASH organization
92  */
93 #ifdef CONFIG_SYS_FLASH_CFI
94 #       define CONFIG_SYS_FLASH_SIZE            0x800000        /* Max size that the board might have */
95 #endif
96
97 #ifdef CONFIG_CMD_NAND
98 #       define CONFIG_SYS_MAX_NAND_DEVICE       1
99 #       define CONFIG_SYS_NAND_BASE             CONFIG_SYS_CS2_BASE
100 #       define CONFIG_SYS_NAND_SIZE             1
101 #       define CONFIG_SYS_NAND_BASE_LIST        { CONFIG_SYS_NAND_BASE }
102 #       define NAND_ALLOW_ERASE_ALL     1
103 #endif
104
105 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
106
107 /* Configuration for environment
108  * Environment is embedded in u-boot in the second sector of the flash
109  */
110
111 #define LDS_BOARD_TEXT \
112         . = DEFINED(env_offset) ? env_offset : .; \
113         env/embedded.o(.text*);
114
115 /*-----------------------------------------------------------------------
116  * Cache Configuration
117  */
118
119 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
120                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
121 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
122                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
123 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINVA)
124 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
125                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
126                                          CF_ACR_EN | CF_ACR_SM_ALL)
127 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_EC | CF_CACR_CINVA | \
128                                          CF_CACR_DCM_P)
129
130 /*-----------------------------------------------------------------------
131  * Chipselect bank definitions
132  */
133 /*
134  * CS0 - NOR Flash 1, 2, 4, or 8MB
135  * CS1 - CompactFlash and registers
136  * CS2 - NAND Flash 16, 32, or 64MB
137  * CS3 - Available
138  * CS4 - Available
139  * CS5 - Available
140  */
141 #define CONFIG_SYS_CS0_BASE             0
142 #define CONFIG_SYS_CS0_MASK             0x007f0001
143 #define CONFIG_SYS_CS0_CTRL             0x00001fa0
144
145 #define CONFIG_SYS_CS1_BASE             0x10000000
146 #define CONFIG_SYS_CS1_MASK             0x001f0001
147 #define CONFIG_SYS_CS1_CTRL             0x002A3780
148
149 #ifdef CONFIG_CMD_NAND
150 #define CONFIG_SYS_CS2_BASE             0x20000000
151 #define CONFIG_SYS_CS2_MASK             (16 << 20)
152 #define CONFIG_SYS_CS2_CTRL             0x00001f60
153 #endif
154
155 #endif                          /* _M5329EVB_H */