d4690aa90e49af98bba811d996ba3e32b491c289
[platform/kernel/u-boot.git] / include / configs / M5275EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Motorola MC5275EVB board.
4  *
5  * By Arthur Shipkowski <art@videon-central.com>
6  * Copyright (C) 2005 Videon Central, Inc.
7  *
8  * Based off of M5272C3 board code by Josef Baumgartner
9  * <josef.baumgartner@telex.de>
10  */
11
12 /*
13  * board/config.h - configuration options, board specific
14  */
15
16 #ifndef _M5275EVB_H
17 #define _M5275EVB_H
18
19 /*
20  * High Level Configuration Options
21  * (easy to change)
22  */
23
24 #define CONFIG_MCFTMR
25
26 #define CONFIG_MCFUART
27 #define CONFIG_SYS_UART_PORT            (0)
28
29 /* Configuration for environment
30  * Environment is embedded in u-boot in the second sector of the flash
31  */
32
33 #define LDS_BOARD_TEXT \
34         . = DEFINED(env_offset) ? env_offset : .; \
35         env/embedded.o(.text);
36
37 /*
38  * BOOTP options
39  */
40 #define CONFIG_BOOTP_BOOTFILESIZE
41
42 /* Available command configuration */
43
44 #ifdef CONFIG_MCFFEC
45 #define CONFIG_MII_INIT         1
46 #define CONFIG_SYS_DISCOVER_PHY
47 #define CONFIG_SYS_RX_ETH_BUFFER        8
48 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
49 #define CONFIG_HAS_ETH1
50 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
51 #ifndef CONFIG_SYS_DISCOVER_PHY
52 #define FECDUPLEX               FULL
53 #define FECSPEED                _100BASET
54 #else
55 #ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
56 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
57 #endif
58 #endif
59 #endif
60
61 /* I2C */
62 #define CONFIG_SYS_I2C_FSL
63 #define CONFIG_SYS_FSL_I2C_SPEED        80000
64 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
65 #define CONFIG_SYS_FSL_I2C_OFFSET       0x00000300
66 #define CONFIG_SYS_IMMR         CONFIG_SYS_MBAR
67 #define CONFIG_SYS_I2C_PINMUX_REG       (gpio_reg->par_feci2c)
68 #define CONFIG_SYS_I2C_PINMUX_CLR       (0xFFF0)
69 #define CONFIG_SYS_I2C_PINMUX_SET       (0x000F)
70
71 #define CONFIG_SYS_LOAD_ADDR            0x800000
72
73 #define CONFIG_BOOTCOMMAND      "bootm ffe40000"
74
75 #ifdef CONFIG_MCFFEC
76 #       define CONFIG_NET_RETRY_COUNT   5
77 #       define CONFIG_OVERWRITE_ETHADDR_ONCE
78 #endif                          /* FEC_ENET */
79
80 #define CONFIG_EXTRA_ENV_SETTINGS               \
81         "netdev=eth0\0"                         \
82         "loadaddr=10000\0"                      \
83         "uboot=u-boot.bin\0"                    \
84         "load=tftp ${loadaddr} ${uboot}\0"      \
85         "upd=run load; run prog\0"              \
86         "prog=prot off ffe00000 ffe3ffff;"      \
87         "era ffe00000 ffe3ffff;"                \
88         "cp.b ${loadaddr} ffe00000 ${filesize};"\
89         "save\0"                                \
90         ""
91
92 #define CONFIG_SYS_CLK                  150000000
93
94 /*
95  * Low Level Configuration Settings
96  * (address mappings, register initial values, etc.)
97  * You should know what you are doing if you make changes here.
98  */
99
100 #define CONFIG_SYS_MBAR         0x40000000
101
102 /*-----------------------------------------------------------------------
103  * Definitions for initial stack pointer and data area (in DPRAM)
104  */
105 #define CONFIG_SYS_INIT_RAM_ADDR        0x20000000
106 #define CONFIG_SYS_INIT_RAM_SIZE        0x10000 /* Size of used area in internal SRAM */
107 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
108 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
109
110 /*-----------------------------------------------------------------------
111  * Start addresses for the final memory configuration
112  * (Set up by the startup code)
113  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
114  */
115 #define CONFIG_SYS_SDRAM_BASE           0x00000000
116 #define CONFIG_SYS_SDRAM_SIZE           16      /* SDRAM size in MB */
117 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
118
119 #ifdef CONFIG_MONITOR_IS_IN_RAM
120 #define CONFIG_SYS_MONITOR_BASE 0x20000
121 #else
122 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
123 #endif
124
125 #define CONFIG_SYS_MONITOR_LEN          0x20000
126 #define CONFIG_SYS_MALLOC_LEN           (256 << 10)
127 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
128
129 /*
130  * For booting Linux, the board info and command line data
131  * have to be in the first 8 MB of memory, since this is
132  * the maximum mapped by the Linux kernel during initialization ??
133  */
134 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
135 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
136
137 /*-----------------------------------------------------------------------
138  * FLASH organization
139  */
140 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* max number of memory banks */
141 #define CONFIG_SYS_MAX_FLASH_SECT       11      /* max number of sectors on one chip */
142 #define CONFIG_SYS_FLASH_ERASE_TOUT     1000
143
144 #define CONFIG_SYS_FLASH_SIZE           0x200000
145
146 /*-----------------------------------------------------------------------
147  * Cache Configuration
148  */
149 #define CONFIG_SYS_CACHELINE_SIZE       16
150
151 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
152                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
153 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
154                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
155 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINV | CF_CACR_INVI)
156 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
157                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
158                                          CF_ACR_EN | CF_ACR_SM_ALL)
159 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_CINV | \
160                                          CF_CACR_DISD | CF_CACR_INVI | \
161                                          CF_CACR_CEIB | CF_CACR_DCM | \
162                                          CF_CACR_EUSP)
163
164 /*-----------------------------------------------------------------------
165  * Memory bank definitions
166  */
167 #define CONFIG_SYS_CS0_BASE             0xffe00000
168 #define CONFIG_SYS_CS0_CTRL             0x00001980
169 #define CONFIG_SYS_CS0_MASK             0x001F0001
170
171 #define CONFIG_SYS_CS1_BASE             0x30000000
172 #define CONFIG_SYS_CS1_CTRL             0x00001900
173 #define CONFIG_SYS_CS1_MASK             0x00070001
174
175 /*-----------------------------------------------------------------------
176  * Port configuration
177  */
178 #define CONFIG_SYS_FECI2C               0x0FA0
179
180 #endif  /* _M5275EVB_H */