Convert CONFIG_FSL_USDHC to Kconfig
[platform/kernel/u-boot.git] / include / configs / M5272C3.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Motorola MC5272C3 board.
4  *
5  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
6  */
7
8 /*
9  * board/config.h - configuration options, board specific
10  */
11
12 #ifndef _M5272C3_H
13 #define _M5272C3_H
14
15 /*
16  * High Level Configuration Options
17  * (easy to change)
18  */
19 #define CONFIG_MCFTMR
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #undef CONFIG_WATCHDOG
24 #define CONFIG_WATCHDOG_TIMEOUT 10000   /* timeout in milliseconds */
25
26 #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
27
28 /* Configuration for environment
29  * Environment is embedded in u-boot in the second sector of the flash
30  */
31
32 #define LDS_BOARD_TEXT \
33         . = DEFINED(env_offset) ? env_offset : .; \
34         env/embedded.o(.text);
35
36 /*
37  * BOOTP options
38  */
39 #define CONFIG_BOOTP_BOOTFILESIZE
40
41 #ifdef CONFIG_MCFFEC
42 #       define CONFIG_MII_INIT          1
43 #       define CONFIG_SYS_DISCOVER_PHY
44 #       define CONFIG_SYS_RX_ETH_BUFFER 8
45 #       define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
46 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
47 #       ifndef CONFIG_SYS_DISCOVER_PHY
48 #               define FECDUPLEX        FULL
49 #               define FECSPEED         _100BASET
50 #       else
51 #               ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
52 #                       define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
53 #               endif
54 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
55 #endif
56
57 #ifdef CONFIG_MCFFEC
58 #       define CONFIG_IPADDR    192.162.1.2
59 #       define CONFIG_NETMASK   255.255.255.0
60 #       define CONFIG_SERVERIP  192.162.1.1
61 #       define CONFIG_GATEWAYIP 192.162.1.1
62 #endif                          /* CONFIG_MCFFEC */
63
64 #define CONFIG_HOSTNAME         "M5272C3"
65 #define CONFIG_EXTRA_ENV_SETTINGS               \
66         "netdev=eth0\0"                         \
67         "loadaddr=10000\0"                      \
68         "u-boot=u-boot.bin\0"                   \
69         "load=tftp ${loadaddr) ${u-boot}\0"     \
70         "upd=run load; run prog\0"              \
71         "prog=prot off ffe00000 ffe3ffff;"      \
72         "era ffe00000 ffe3ffff;"                \
73         "cp.b ${loadaddr} ffe00000 ${filesize};"\
74         "save\0"                                \
75         ""
76
77 #define CONFIG_SYS_CLK                  66000000
78
79 /*
80  * Low Level Configuration Settings
81  * (address mappings, register initial values, etc.)
82  * You should know what you are doing if you make changes here.
83  */
84 #define CONFIG_SYS_MBAR         0x10000000      /* Register Base Addrs */
85 #define CONFIG_SYS_SCR                  0x0003
86 #define CONFIG_SYS_SPR                  0xffff
87
88 /*-----------------------------------------------------------------------
89  * Definitions for initial stack pointer and data area (in DPRAM)
90  */
91 #define CONFIG_SYS_INIT_RAM_ADDR        0x20000000
92 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in internal SRAM    */
93 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
94 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
95
96 /*-----------------------------------------------------------------------
97  * Start addresses for the final memory configuration
98  * (Set up by the startup code)
99  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
100  */
101 #define CONFIG_SYS_SDRAM_BASE           0x00000000
102 #define CONFIG_SYS_SDRAM_SIZE           4       /* SDRAM size in MB */
103 #define CONFIG_SYS_FLASH_BASE           0xffe00000
104
105 #ifdef  CONFIG_MONITOR_IS_IN_RAM
106 #define CONFIG_SYS_MONITOR_BASE 0x20000
107 #else
108 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
109 #endif
110
111 #define CONFIG_SYS_MONITOR_LEN          0x20000
112 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
113
114 /*
115  * For booting Linux, the board info and command line data
116  * have to be in the first 8 MB of memory, since this is
117  * the maximum mapped by the Linux kernel during initialization ??
118  */
119 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
120
121 /*
122  * FLASH organization
123  */
124 #ifdef CONFIG_SYS_FLASH_CFI
125 #       define CONFIG_SYS_FLASH_SIZE            0x800000        /* Max size that the board might have */
126 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
127 #       define CONFIG_SYS_MAX_FLASH_BANKS       1       /* max number of memory banks */
128 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
129 #endif
130
131 /*-----------------------------------------------------------------------
132  * Cache Configuration
133  */
134
135 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
136                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
137 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
138                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
139 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINV | CF_CACR_INVI)
140 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
141                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
142                                          CF_ACR_EN | CF_ACR_SM_ALL)
143 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_CINV | \
144                                          CF_CACR_DISD | CF_CACR_INVI | \
145                                          CF_CACR_CEIB | CF_CACR_DCM | \
146                                          CF_CACR_EUSP)
147
148 /*-----------------------------------------------------------------------
149  * Memory bank definitions
150  */
151 #define CONFIG_SYS_BR0_PRELIM           0xFFE00201
152 #define CONFIG_SYS_OR0_PRELIM           0xFFE00014
153 #define CONFIG_SYS_BR1_PRELIM           0
154 #define CONFIG_SYS_OR1_PRELIM           0
155 #define CONFIG_SYS_BR2_PRELIM           0x30000001
156 #define CONFIG_SYS_OR2_PRELIM           0xFFF80000
157 #define CONFIG_SYS_BR3_PRELIM           0
158 #define CONFIG_SYS_OR3_PRELIM           0
159 #define CONFIG_SYS_BR4_PRELIM           0
160 #define CONFIG_SYS_OR4_PRELIM           0
161 #define CONFIG_SYS_BR5_PRELIM           0
162 #define CONFIG_SYS_OR5_PRELIM           0
163 #define CONFIG_SYS_BR6_PRELIM           0
164 #define CONFIG_SYS_OR6_PRELIM           0
165 #define CONFIG_SYS_BR7_PRELIM           0x00000701
166 #define CONFIG_SYS_OR7_PRELIM           0xFFC0007C
167
168 /*-----------------------------------------------------------------------
169  * Port configuration
170  */
171 #define CONFIG_SYS_PACNT                0x00000000
172 #define CONFIG_SYS_PADDR                0x0000
173 #define CONFIG_SYS_PADAT                0x0000
174 #define CONFIG_SYS_PBCNT                0x55554155      /* Ethernet/UART configuration */
175 #define CONFIG_SYS_PBDDR                0x0000
176 #define CONFIG_SYS_PBDAT                0x0000
177 #define CONFIG_SYS_PDCNT                0x00000000
178 #endif                          /* _M5272C3_H */