2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
5 * SPDX-License-Identifier: GPL-2.0+
11 #define CONFIG_M5253EVBE /* define board type */
15 #define CONFIG_MCFUART
16 #define CONFIG_SYS_UART_PORT (0)
18 #undef CONFIG_WATCHDOG /* disable watchdog */
21 /* Configuration for environment
22 * Environment is embedded in u-boot in the second sector of the flash
24 #ifndef CONFIG_MONITOR_IS_IN_RAM
25 #define CONFIG_ENV_OFFSET 0x4000
26 #define CONFIG_ENV_SECT_SIZE 0x2000
27 #define CONFIG_ENV_IS_IN_FLASH 1
29 #define CONFIG_ENV_ADDR 0xffe04000
30 #define CONFIG_ENV_SECT_SIZE 0x2000
31 #define CONFIG_ENV_IS_IN_FLASH 1
34 #define LDS_BOARD_TEXT \
35 . = DEFINED(env_offset) ? env_offset : .; \
36 common/env_embedded.o (.text)
41 #undef CONFIG_BOOTP_BOOTFILESIZE
42 #undef CONFIG_BOOTP_BOOTPATH
43 #undef CONFIG_BOOTP_GATEWAY
44 #undef CONFIG_BOOTP_HOSTNAME
47 * Command line configuration.
49 #define CONFIG_CMD_IDE
52 #define CONFIG_IDE_RESET 1
53 #define CONFIG_IDE_PREINIT 1
57 #define CONFIG_SYS_IDE_MAXBUS 1
58 #define CONFIG_SYS_IDE_MAXDEVICE 2
60 #define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
61 #define CONFIG_SYS_ATA_IDE0_OFFSET 0
63 #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
64 #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
65 #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
66 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
68 #define CONFIG_SYS_LONGHELP /* undef to save memory */
70 #if defined(CONFIG_CMD_KGDB)
71 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
73 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
75 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
76 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
77 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
79 #define CONFIG_SYS_LOAD_ADDR 0x00100000
81 #define CONFIG_SYS_MEMTEST_START 0x400
82 #define CONFIG_SYS_MEMTEST_END 0x380000
84 #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
85 #define CONFIG_SYS_FAST_CLK
86 #ifdef CONFIG_SYS_FAST_CLK
87 # define CONFIG_SYS_PLLCR 0x1243E054
88 # define CONFIG_SYS_CLK 140000000
90 # define CONFIG_SYS_PLLCR 0x135a4140
91 # define CONFIG_SYS_CLK 70000000
95 * Low Level Configuration Settings
96 * (address mappings, register initial values, etc.)
97 * You should know what you are doing if you make changes here.
100 #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
101 #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
104 * Definitions for initial stack pointer and data area (in DPRAM)
106 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
107 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
108 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
109 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
112 * Start addresses for the final memory configuration
113 * (Set up by the startup code)
114 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
116 #define CONFIG_SYS_SDRAM_BASE 0x00000000
117 #define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
119 #ifdef CONFIG_MONITOR_IS_IN_RAM
120 #define CONFIG_SYS_MONITOR_BASE 0x20000
122 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
125 #define CONFIG_SYS_MONITOR_LEN 0x40000
126 #define CONFIG_SYS_MALLOC_LEN (256 << 10)
127 #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
130 * For booting Linux, the board info and command line data
131 * have to be in the first 8 MB of memory, since this is
132 * the maximum mapped by the Linux kernel during initialization ??
134 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
135 #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
137 /* FLASH organization */
138 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
139 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
140 #define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
141 #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
143 #define CONFIG_SYS_FLASH_CFI 1
144 #define CONFIG_FLASH_CFI_DRIVER 1
145 #define CONFIG_SYS_FLASH_SIZE 0x200000
146 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
148 /* Cache Configuration */
149 #define CONFIG_SYS_CACHELINE_SIZE 16
151 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
152 CONFIG_SYS_INIT_RAM_SIZE - 8)
153 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
154 CONFIG_SYS_INIT_RAM_SIZE - 4)
155 #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
156 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
158 CF_ACR_EN | CF_ACR_SM_ALL)
159 #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
160 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
161 CF_ACR_EN | CF_ACR_SM_ALL)
162 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
165 /* Port configuration */
166 #define CONFIG_SYS_FECI2C 0xF0
168 #define CONFIG_SYS_CS0_BASE 0xFFE00000
169 #define CONFIG_SYS_CS0_MASK 0x001F0021
170 #define CONFIG_SYS_CS0_CTRL 0x00001D80
172 /*-----------------------------------------------------------------------
175 #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
176 #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
177 #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
178 #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
179 #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
180 #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
181 #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
183 #endif /* _M5253EVB_H */