Merge tag 'u-boot-at91-2022.07-b' of https://source.denx.de/u-boot/custodians/u-boot...
[platform/kernel/u-boot.git] / include / configs / M5249EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the esd TASREG board.
4  *
5  * (C) Copyright 2004
6  * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M5249EVB_H
14 #define _M5249EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #undef CONFIG_MONITOR_IS_IN_RAM         /* no pre-loader required!!! ;-) */
24
25 /*
26  * Clock configuration: enable only one of the following options
27  */
28
29 #undef  CONFIG_SYS_PLL_BYPASS                           /* bypass PLL for test purpose */
30 #define CONFIG_SYS_FAST_CLK             1               /* MCF5249 can run at 140MHz   */
31 #define CONFIG_SYS_CLK                  132025600       /* MCF5249 can run at 140MHz   */
32
33 /*
34  * Low Level Configuration Settings
35  * (address mappings, register initial values, etc.)
36  * You should know what you are doing if you make changes here.
37  */
38
39 #define CONFIG_SYS_MBAR         0x10000000      /* Register Base Addrs */
40 #define CONFIG_SYS_MBAR2                0x80000000
41
42 /*-----------------------------------------------------------------------
43  * Definitions for initial stack pointer and data area (in DPRAM)
44  */
45 #define CONFIG_SYS_INIT_RAM_ADDR        0x20000000
46 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in internal SRAM   */
47 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
48 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
49
50 #define LDS_BOARD_TEXT \
51         . = DEFINED(env_offset) ? env_offset : .; \
52         env/embedded.o(.text);
53
54 /*-----------------------------------------------------------------------
55  * Start addresses for the final memory configuration
56  * (Set up by the startup code)
57  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
58  */
59 #define CONFIG_SYS_SDRAM_BASE           0x00000000
60 #define CONFIG_SYS_SDRAM_SIZE           16              /* SDRAM size in MB */
61 #define CONFIG_SYS_FLASH_BASE           (CONFIG_SYS_CS0_BASE)
62
63 #if 0 /* test-only */
64 #define CONFIG_PRAM             512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
65 #endif
66
67 #define CONFIG_SYS_MONITOR_LEN          0x20000
68 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
69
70 /*
71  * For booting Linux, the board info and command line data
72  * have to be in the first 8 MB of memory, since this is
73  * the maximum mapped by the Linux kernel during initialization ??
74  */
75 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
76
77 /*-----------------------------------------------------------------------
78  * FLASH organization
79  */
80 #ifdef CONFIG_SYS_FLASH_CFI
81
82 #       define CONFIG_SYS_FLASH_SIZE            0x1000000       /* Max size that the board might have */
83 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
84 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
85 #       define CONFIG_SYS_FLASH_CHECKSUM
86 #       define CONFIG_SYS_FLASH_BANKS_LIST      { CONFIG_SYS_FLASH_BASE }
87 #endif
88
89 /*-----------------------------------------------------------------------
90  * Cache Configuration
91  */
92
93 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
94                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
95 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
96                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
97 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_DCM)
98 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_FLASH_BASE | \
99                                          CF_ADDRMASK(2) | \
100                                          CF_ACR_EN | CF_ACR_SM_ALL)
101 #define CONFIG_SYS_CACHE_ACR1           (CONFIG_SYS_SDRAM_BASE | \
102                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
103                                          CF_ACR_EN | CF_ACR_SM_ALL)
104 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_CEIB | \
105                                          CF_CACR_DBWE)
106
107 /*-----------------------------------------------------------------------
108  * Memory bank definitions
109  */
110
111 /* CS0 - AMD Flash, address 0xffc00000 */
112 #define CONFIG_SYS_CS0_BASE             0xffe00000
113 #define CONFIG_SYS_CS0_CTRL             0x00001980      /* WS=0110, AA=1, PS=10         */
114 /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
115 #define CONFIG_SYS_CS0_MASK             0x003f0021      /* 4MB, AA=0, WP=0, C/I=1, V=1  */
116
117 /* CS1 - FPGA, address 0xe0000000 */
118 #define CONFIG_SYS_CS1_BASE             0xe0000000
119 #define CONFIG_SYS_CS1_CTRL             0x00000d80      /* WS=0011, AA=1, PS=10         */
120 #define CONFIG_SYS_CS1_MASK             0x00010001      /* 128kB, AA=0, WP=0, C/I=0, V=1*/
121
122 /*-----------------------------------------------------------------------
123  * Port configuration
124  */
125 #define CONFIG_SYS_GPIO_FUNC            0x00000008      /* Set gpio pins: none          */
126 #define CONFIG_SYS_GPIO1_FUNC           0x00df00f0      /* 36-39(SWITCH),48-52(FPGAs),54*/
127 #define CONFIG_SYS_GPIO_EN              0x00000008      /* Set gpio output enable       */
128 #define CONFIG_SYS_GPIO1_EN             0x00c70000      /* Set gpio output enable       */
129 #define CONFIG_SYS_GPIO_OUT             0x00000008      /* Set outputs to default state */
130 #define CONFIG_SYS_GPIO1_OUT            0x00c70000      /* Set outputs to default state */
131 #define CONFIG_SYS_GPIO1_LED            0x00400000      /* user led                     */
132
133 #endif  /* M5249 */