1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
10 * board/config.h - configuration options, board specific
17 * High Level Configuration Options
21 #define CONFIG_SYS_UART_PORT (0)
23 #undef CONFIG_WATCHDOG
24 #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
29 #define CONFIG_BOOTP_BOOTFILESIZE
32 # define CONFIG_MII_INIT 1
33 # define CONFIG_SYS_DISCOVER_PHY
34 # define CONFIG_SYS_RX_ETH_BUFFER 8
35 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
36 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
37 # ifndef CONFIG_SYS_DISCOVER_PHY
38 # define FECDUPLEX FULL
39 # define FECSPEED _100BASET
41 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
44 # endif /* CONFIG_SYS_DISCOVER_PHY */
51 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
52 #define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
53 #define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
54 #define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
56 /* this must be included AFTER the definition of CONFIG COMMANDS (if any) */
57 #define CONFIG_BOOTFILE "u-boot.bin"
59 # define CONFIG_IPADDR 192.162.1.2
60 # define CONFIG_NETMASK 255.255.255.0
61 # define CONFIG_SERVERIP 192.162.1.1
62 # define CONFIG_GATEWAYIP 192.162.1.1
65 #define CONFIG_HOSTNAME "M5235EVB"
66 #define CONFIG_EXTRA_ENV_SETTINGS \
69 "u-boot=u-boot.bin\0" \
70 "load=tftp ${loadaddr) ${u-boot}\0" \
71 "upd=run load; run prog\0" \
72 "prog=prot off ffe00000 ffe3ffff;" \
73 "era ffe00000 ffe3ffff;" \
74 "cp.b ${loadaddr} ffe00000 ${filesize};"\
78 #define CONFIG_PRAM 512 /* 512 KB */
80 #define CONFIG_SYS_CLK 75000000
81 #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
83 #define CONFIG_SYS_MBAR 0x40000000
86 * Low Level Configuration Settings
87 * (address mappings, register initial values, etc.)
88 * You should know what you are doing if you make changes here.
90 /*-----------------------------------------------------------------------
91 * Definitions for initial stack pointer and data area (in DPRAM)
93 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
94 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
95 #define CONFIG_SYS_INIT_RAM_CTRL 0x21
96 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
97 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
99 /*-----------------------------------------------------------------------
100 * Start addresses for the final memory configuration
101 * (Set up by the startup code)
102 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
104 #define CONFIG_SYS_SDRAM_BASE 0x00000000
105 #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
107 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
108 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
110 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
113 * For booting Linux, the board info and command line data
114 * have to be in the first 8 MB of memory, since this is
115 * the maximum mapped by the Linux kernel during initialization ??
117 /* Initial Memory map for Linux */
118 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
119 #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
121 /*-----------------------------------------------------------------------
124 #ifdef CONFIG_SYS_FLASH_CFI
125 # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
126 #ifdef NORFLASH_PS32BIT
127 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
129 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
131 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
132 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
135 #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
137 /* Configuration for environment
138 * Environment is embedded in u-boot in the second sector of the flash
141 #define LDS_BOARD_TEXT \
142 . = DEFINED(env_offset) ? env_offset : .; \
143 env/embedded.o(.text);
145 /*-----------------------------------------------------------------------
146 * Cache Configuration
149 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
150 CONFIG_SYS_INIT_RAM_SIZE - 8)
151 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
152 CONFIG_SYS_INIT_RAM_SIZE - 4)
153 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
154 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
155 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
156 CF_ACR_EN | CF_ACR_SM_ALL)
157 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
158 CF_CACR_CEIB | CF_CACR_DCM | \
161 /*-----------------------------------------------------------------------
162 * Chipselect bank definitions
165 * CS0 - NOR Flash 1, 2, 4, or 8MB
174 #ifdef NORFLASH_PS32BIT
175 # define CONFIG_SYS_CS0_BASE 0xFFC00000
176 # define CONFIG_SYS_CS0_MASK 0x003f0001
177 # define CONFIG_SYS_CS0_CTRL 0x00001D00
179 # define CONFIG_SYS_CS0_BASE 0xFFE00000
180 # define CONFIG_SYS_CS0_MASK 0x001f0001
181 # define CONFIG_SYS_CS0_CTRL 0x00001D80
184 #endif /* _M5329EVB_H */