Convert CONFIG_SYS_RX_ETH_BUFFER to Kconfig
[platform/kernel/u-boot.git] / include / configs / M5208EVBE.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF5208EVBe.
4  *
5  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 #ifndef _M5208EVBE_H
10 #define _M5208EVBE_H
11
12 /*
13  * High Level Configuration Options
14  * (easy to change)
15  */
16 #define CONFIG_SYS_UART_PORT            (0)
17
18 #define CONFIG_WATCHDOG_TIMEOUT         5000
19
20 #ifdef CONFIG_MCFFEC
21 #       define CONFIG_MII_INIT          1
22 #       define CONFIG_SYS_DISCOVER_PHY
23 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
24 #       ifndef CONFIG_SYS_DISCOVER_PHY
25 #               define FECDUPLEX        FULL
26 #               define FECSPEED         _100BASET
27 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
28 #endif
29
30 /* Timer */
31 #define CONFIG_MCFTMR
32
33 /* I2C */
34
35 #ifdef CONFIG_MCFFEC
36 #       define CONFIG_IPADDR    192.162.1.2
37 #       define CONFIG_NETMASK   255.255.255.0
38 #       define CONFIG_SERVERIP  192.162.1.1
39 #       define CONFIG_GATEWAYIP 192.162.1.1
40 #endif                          /* CONFIG_MCFFEC */
41
42 #define CONFIG_HOSTNAME         "M5208EVBe"
43 #define CONFIG_EXTRA_ENV_SETTINGS               \
44         "netdev=eth0\0"                         \
45         "loadaddr=40010000\0"                   \
46         "u-boot=u-boot.bin\0"                   \
47         "load=tftp ${loadaddr) ${u-boot}\0"     \
48         "upd=run load; run prog\0"              \
49         "prog=prot off 0 3ffff;"                \
50         "era 0 3ffff;"                          \
51         "cp.b ${loadaddr} 0 ${filesize};"       \
52         "save\0"                                \
53         ""
54
55 #define CONFIG_PRAM             512     /* 512 KB */
56
57 #define CONFIG_SYS_CLK          166666666       /* CPU Core Clock */
58 #define CONFIG_SYS_PLL_ODR      0x36
59 #define CONFIG_SYS_PLL_FDR      0x7D
60
61 #define CONFIG_SYS_MBAR         0xFC000000
62
63 /*
64  * Low Level Configuration Settings
65  * (address mappings, register initial values, etc.)
66  * You should know what you are doing if you make changes here.
67  */
68 /* Definitions for initial stack pointer and data area (in DPRAM) */
69 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
70 #define CONFIG_SYS_INIT_RAM_SIZE                0x4000  /* Size of used area in internal SRAM */
71 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
72 #define CONFIG_SYS_GBL_DATA_OFFSET      ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
73 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
74
75 /*
76  * Start addresses for the final memory configuration
77  * (Set up by the startup code)
78  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
79  */
80 #define CONFIG_SYS_SDRAM_BASE           0x40000000
81 #define CONFIG_SYS_SDRAM_SIZE           32      /* SDRAM size in MB */
82 #define CONFIG_SYS_SDRAM_CFG1           0x43711630
83 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
84 #define CONFIG_SYS_SDRAM_CTRL           0xE1002000
85 #define CONFIG_SYS_SDRAM_EMOD           0x80010000
86 #define CONFIG_SYS_SDRAM_MODE           0x00CD0000
87
88 #define CONFIG_SYS_MONITOR_BASE         (CONFIG_SYS_FLASH_BASE + 0x400)
89 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
90
91 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
92
93 /*
94  * For booting Linux, the board info and command line data
95  * have to be in the first 8 MB of memory, since this is
96  * the maximum mapped by the Linux kernel during initialization ??
97  */
98 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
99 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
100
101 /* FLASH organization */
102 #ifdef CONFIG_SYS_FLASH_CFI
103 #       define CONFIG_SYS_FLASH_SIZE            0x800000        /* Max size that the board might have */
104 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
105 #       define CONFIG_SYS_MAX_FLASH_SECT        254     /* max number of sectors on one chip */
106 #endif
107
108 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
109
110 /*
111  * Configuration for environment
112  * Environment is embedded in u-boot in the second sector of the flash
113  */
114
115 #define LDS_BOARD_TEXT \
116         . = DEFINED(env_offset) ? env_offset : .; \
117         env/embedded.o(.text*);
118
119 /* Cache Configuration */
120
121 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
122                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
123 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
124                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
125 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINV | CF_CACR_INVI)
126 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
127                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
128                                          CF_ACR_EN | CF_ACR_SM_ALL)
129 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_CINV | \
130                                          CF_CACR_DISD | CF_CACR_INVI | \
131                                          CF_CACR_CEIB | CF_CACR_DCM | \
132                                          CF_CACR_EUSP)
133
134 /* Chipselect bank definitions */
135 /*
136  * CS0 - NOR Flash
137  * CS1 - Available
138  * CS2 - Available
139  * CS3 - Available
140  * CS4 - Available
141  * CS5 - Available
142  */
143 #define CONFIG_SYS_CS0_BASE             0
144 #define CONFIG_SYS_CS0_MASK             0x007F0001
145 #define CONFIG_SYS_CS0_CTRL             0x00001FA0
146
147 #endif                          /* _M5208EVBE_H */