2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
32 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33 #define CONFIG_ICECUBE 1 /* ... on IceCube board */
35 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
37 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38 #define BOOTFLAG_WARM 0x02 /* Software reboot */
41 * Serial console configuration
43 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
44 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
48 #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
51 * 0x40000000 - 0x4fffffff - PCI Memory
52 * 0x50000000 - 0x50ffffff - PCI IO Space
56 #if defined(CONFIG_PCI)
57 #define CONFIG_PCI_PNP 1
58 #define CONFIG_PCI_SCAN_SHOW 1
60 #define CONFIG_PCI_MEM_BUS 0x40000000
61 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
62 #define CONFIG_PCI_MEM_SIZE 0x10000000
64 #define CONFIG_PCI_IO_BUS 0x50000000
65 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
66 #define CONFIG_PCI_IO_SIZE 0x01000000
69 #define CFG_XLB_PIPELINING 1
71 #define CONFIG_NET_MULTI 1
73 #define CONFIG_EEPRO100 1
74 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
75 #define CONFIG_NS8382X 1
82 #define CONFIG_MAC_PARTITION
83 #define CONFIG_DOS_PARTITION
84 #define CONFIG_ISO_PARTITION
87 #define CONFIG_USB_OHCI_NEW
88 #define CONFIG_USB_STORAGE
89 #define CFG_OHCI_BE_CONTROLLER
90 #undef CFG_USB_OHCI_BOARD_INIT
91 #define CFG_USB_OHCI_CPU_INIT 1
92 #define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
93 #define CFG_USB_OHCI_SLOT_NAME "mpc5200"
94 #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
96 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
102 #define CONFIG_BOOTP_BOOTFILESIZE
103 #define CONFIG_BOOTP_BOOTPATH
104 #define CONFIG_BOOTP_GATEWAY
105 #define CONFIG_BOOTP_HOSTNAME
109 * Command line configuration.
111 #include <config_cmd_default.h>
113 #define CONFIG_CMD_EEPROM
114 #define CONFIG_CMD_FAT
115 #define CONFIG_CMD_I2C
116 #define CONFIG_CMD_IDE
117 #define CONFIG_CMD_NFS
118 #define CONFIG_CMD_SNTP
119 #define CONFIG_CMD_USB
121 #if defined(CONFIG_PCI)
122 #define CONFIG_CMD_PCI
126 #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
127 # define CFG_LOWBOOT 1
128 # define CFG_LOWBOOT16 1
130 #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
131 #if defined(CONFIG_LITE5200B)
132 # error CFG_LOWBOOT08 is incompatible with the Lite5200B
134 # define CFG_LOWBOOT 1
135 # define CFG_LOWBOOT08 1
142 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
144 #define CONFIG_PREBOOT "echo;" \
145 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
148 #undef CONFIG_BOOTARGS
150 #define CONFIG_EXTRA_ENV_SETTINGS \
152 "nfsargs=setenv bootargs root=/dev/nfs rw " \
153 "nfsroot=${serverip}:${rootpath}\0" \
154 "ramargs=setenv bootargs root=/dev/ram rw\0" \
155 "addip=setenv bootargs ${bootargs} " \
156 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
157 ":${hostname}:${netdev}:off panic=1\0" \
158 "flash_nfs=run nfsargs addip;" \
159 "bootm ${kernel_addr}\0" \
160 "flash_self=run ramargs addip;" \
161 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
162 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
163 "rootpath=/opt/eldk/ppc_82xx\0" \
164 "bootfile=/tftpboot/MPC5200/uImage\0" \
167 #define CONFIG_BOOTCOMMAND "run flash_self"
169 #if defined(CONFIG_MPC5200)
171 * IPB Bus clocking configuration.
173 #if defined(CONFIG_LITE5200B)
174 #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
176 #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
178 #endif /* CONFIG_MPC5200 */
180 /* pass open firmware flat tree */
181 #define CONFIG_OF_LIBFDT 1
182 #define CONFIG_OF_BOARD_SETUP 1
184 #define OF_CPU "PowerPC,5200@0"
185 #define OF_SOC "soc5200@f0000000"
186 #define OF_TBCLK (bd->bi_busfreq / 4)
187 #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
192 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
193 #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
195 #define CFG_I2C_SPEED 100000 /* 100 kHz */
196 #define CFG_I2C_SLAVE 0x7F
199 * EEPROM configuration
201 #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
202 #define CFG_I2C_EEPROM_ADDR_LEN 1
203 #define CFG_EEPROM_PAGE_WRITE_BITS 3
204 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
207 * Flash configuration
209 #if defined(CONFIG_LITE5200B)
210 #define CFG_FLASH_BASE 0xFE000000
211 #define CFG_FLASH_SIZE 0x01000000
212 #if !defined(CFG_LOWBOOT)
213 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
214 #else /* CFG_LOWBOOT */
215 #if defined(CFG_LOWBOOT08)
216 # error CFG_LOWBOOT08 is incompatible with the Lite5200B
218 #if defined(CFG_LOWBOOT16)
219 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
221 #endif /* CFG_LOWBOOT */
222 #else /* !CONFIG_LITE5200B (IceCube)*/
223 #define CFG_FLASH_BASE 0xFF000000
224 #define CFG_FLASH_SIZE 0x01000000
225 #if !defined(CFG_LOWBOOT)
226 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
227 #else /* CFG_LOWBOOT */
228 #if defined(CFG_LOWBOOT08)
229 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
231 #if defined(CFG_LOWBOOT16)
232 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
234 #endif /* CFG_LOWBOOT */
235 #endif /* CONFIG_LITE5200B */
236 #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
238 #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
240 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
241 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
243 #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
245 #if defined(CONFIG_LITE5200B)
246 #define CFG_FLASH_CFI_DRIVER
247 #define CFG_FLASH_CFI
248 #define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
253 * Environment settings
255 #define CFG_ENV_IS_IN_FLASH 1
256 #define CFG_ENV_SIZE 0x10000
257 #if defined(CONFIG_LITE5200B)
258 #define CFG_ENV_SECT_SIZE 0x20000
260 #define CFG_ENV_SECT_SIZE 0x10000
262 #define CONFIG_ENV_OVERWRITE 1
267 #define CFG_MBAR 0xF0000000
268 #define CFG_SDRAM_BASE 0x00000000
269 #define CFG_DEFAULT_MBAR 0x80000000
271 /* Use SRAM until RAM will be available */
272 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
273 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
276 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
277 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
278 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
280 #define CFG_MONITOR_BASE TEXT_BASE
281 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
282 # define CFG_RAMBOOT 1
285 #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
286 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
287 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
290 * Ethernet configuration
292 #define CONFIG_MPC5xxx_FEC 1
294 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
296 /* #define CONFIG_FEC_10MBIT 1 */
297 #define CONFIG_PHY_ADDR 0x00
298 #if defined(CONFIG_LITE5200B)
299 #define CONFIG_FEC_MII100 1
305 #ifdef CONFIG_MPC5200_DDR
306 #define CFG_GPS_PORT_CONFIG 0x90000004
308 #define CFG_GPS_PORT_CONFIG 0x10000004
312 * Miscellaneous configurable options
314 #define CFG_LONGHELP /* undef to save memory */
315 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
316 #if defined(CONFIG_CMD_KGDB)
317 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
319 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
321 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
322 #define CFG_MAXARGS 16 /* max number of command args */
323 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
325 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
326 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
328 #define CFG_LOAD_ADDR 0x100000 /* default load address */
330 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
332 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
333 #if defined(CONFIG_CMD_KGDB)
334 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
338 * Various low-level settings
340 #if defined(CONFIG_MPC5200)
341 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
342 #define CFG_HID0_FINAL HID0_ICE
344 #define CFG_HID0_INIT 0
345 #define CFG_HID0_FINAL 0
348 #if defined(CONFIG_LITE5200B)
349 #define CFG_CS1_START CFG_FLASH_BASE
350 #define CFG_CS1_SIZE CFG_FLASH_SIZE
351 #define CFG_CS1_CFG 0x00047800
352 #define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
353 #define CFG_CS0_SIZE CFG_FLASH_SIZE
354 #define CFG_BOOTCS_START CFG_CS0_START
355 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
356 #define CFG_BOOTCS_CFG 0x00047800
357 #else /* IceCube aka Lite5200 */
358 #ifdef CONFIG_MPC5200_DDR
360 #define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
361 #define CFG_BOOTCS_SIZE 0x00800000
362 #define CFG_BOOTCS_CFG 0x00047801
363 #define CFG_CS1_START CFG_FLASH_BASE
364 #define CFG_CS1_SIZE 0x00800000
365 #define CFG_CS1_CFG 0x00047800
367 #else /* !CONFIG_MPC5200_DDR */
369 #define CFG_BOOTCS_START CFG_FLASH_BASE
370 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
371 #define CFG_BOOTCS_CFG 0x00047801
372 #define CFG_CS0_START CFG_FLASH_BASE
373 #define CFG_CS0_SIZE CFG_FLASH_SIZE
375 #endif /* CONFIG_MPC5200_DDR */
376 #endif /*CONFIG_LITE5200B */
378 #define CFG_CS_BURST 0x00000000
379 #define CFG_CS_DEADCYCLE 0x33333333
381 #define CFG_RESET_ADDRESS 0xff000000
383 /*-----------------------------------------------------------------------
385 *-----------------------------------------------------------------------
387 #define CONFIG_USB_CLOCK 0x0001BBBB
388 #define CONFIG_USB_CONFIG 0x00001000
390 /*-----------------------------------------------------------------------
391 * IDE/ATA stuff Supports IDE harddisk
392 *-----------------------------------------------------------------------
395 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
397 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
398 #undef CONFIG_IDE_LED /* LED for ide not supported */
400 #define CONFIG_IDE_RESET /* reset for ide supported */
401 #define CONFIG_IDE_PREINIT
403 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
404 #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
406 #define CFG_ATA_IDE0_OFFSET 0x0000
408 #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
410 /* Offset for data I/O */
411 #define CFG_ATA_DATA_OFFSET (0x0060)
413 /* Offset for normal register accesses */
414 #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
416 /* Offset for alternate registers */
417 #define CFG_ATA_ALT_OFFSET (0x005C)
419 /* Interval between registers */
420 #define CFG_ATA_STRIDE 4
422 #define CONFIG_ATAPI 1
424 #endif /* __CONFIG_H */