3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_405EP 1 /* This is a PPC405 CPU */
37 #define CONFIG_4xx 1 /* ...member of PPC4xx family */
38 #define CONFIG_G2000 1 /* ...on a PLU405 board */
40 #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
43 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
46 #define CONFIG_BAUDRATE 115200
48 #define CONFIG_BAUDRATE 9600
51 #define CONFIG_PREBOOT
53 #undef CONFIG_BOOTARGS
55 #define CONFIG_EXTRA_ENV_SETTINGS \
56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
57 "nfsroot=${serverip}:${rootpath}\0" \
58 "ramargs=setenv bootargs root=/dev/ram rw\0" \
59 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off\0" \
62 "addmisc=setenv bootargs ${bootargs} " \
63 "console=ttyS0,${baudrate} " \
65 "flash_nfs=run nfsargs addip addmisc;" \
66 "bootm ${kernel_addr}\0" \
67 "flash_self=run ramargs addip addmisc;" \
68 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};" \
70 "run nfsargs addip addmisc;bootm\0" \
71 "rootpath=/opt/eldk/ppc_4xx\0" \
72 "bootfile=/tftpboot/g2000/pImage\0" \
73 "kernel_addr=ff800000\0" \
74 "ramdisk_addr=ff900000\0" \
75 "pciconfighost=yes\0" \
77 #define CONFIG_BOOTCOMMAND "run net_nfs"
79 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
81 #define CONFIG_NET_MULTI 1
83 #define CONFIG_PPC4xx_EMAC
84 #define CONFIG_MII 1 /* MII PHY management */
85 #define CONFIG_PHY_ADDR 0 /* PHY address */
86 #define CONFIG_PHY1_ADDR 1 /* PHY address */
89 #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
96 #define CONFIG_BOOTP_BOOTFILESIZE
97 #define CONFIG_BOOTP_BOOTPATH
98 #define CONFIG_BOOTP_GATEWAY
99 #define CONFIG_BOOTP_HOSTNAME
103 * Command line configuration.
105 #include <config_cmd_default.h>
107 #define CONFIG_CMD_DHCP
108 #define CONFIG_CMD_PCI
109 #define CONFIG_CMD_IRQ
110 #define CONFIG_CMD_ELF
111 #define CONFIG_CMD_DATE
112 #define CONFIG_CMD_I2C
113 #define CONFIG_CMD_MII
114 #define CONFIG_CMD_PING
115 #define CONFIG_CMD_BSP
116 #define CONFIG_CMD_EEPROM
119 #undef CONFIG_WATCHDOG /* watchdog disabled */
121 #if 0 /* test-only */
122 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
126 * Miscellaneous configurable options
128 #define CONFIG_SYS_LONGHELP /* undef to save memory */
129 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
131 #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
132 #ifdef CONFIG_SYS_HUSH_PARSER
133 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
136 #if defined(CONFIG_CMD_KGDB)
137 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
139 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
141 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
142 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
145 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
147 #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
149 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
151 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
152 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
154 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
155 #define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
156 #define CONFIG_SYS_BASE_BAUD 691200
157 #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
159 /* The following table includes the supported baudrates */
160 #define CONFIG_SYS_BAUDRATE_TABLE \
161 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
162 57600, 115200, 230400, 460800, 921600 }
164 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
165 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
167 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
169 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
170 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
172 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
174 #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
176 /*----------------------------------------------------------------------------*/
177 /* adding Ethernet setting: FTS OUI 00:11:0B */
178 /*----------------------------------------------------------------------------*/
179 #define CONFIG_ETHADDR 00:11:0B:00:00:01
180 #define CONFIG_HAS_ETH1
181 #define CONFIG_ETH1ADDR 00:11:0B:00:00:02
182 #define CONFIG_IPADDR 10.48.8.178
183 #define CONFIG_IP1ADDR 10.48.8.188
184 #define CONFIG_NETMASK 255.255.255.128
185 #define CONFIG_SERVERIP 10.48.8.138
187 /*-----------------------------------------------------------------------
189 *-----------------------------------------------------------------------
191 #define CONFIG_RTC_DS1337
192 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
194 #if 0 /* test-only */
195 /*-----------------------------------------------------------------------
197 *-----------------------------------------------------------------------
199 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
200 #define SECTORSIZE 512
202 #define ADDR_COLUMN 1
204 #define ADDR_COLUMN_PAGE 3
206 #define NAND_ChipID_UNKNOWN 0x00
207 #define NAND_MAX_FLOORS 1
208 #define NAND_MAX_CHIPS 1
210 #define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
211 #define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
212 #define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
213 #define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
215 #define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND_CE);} while(0)
216 #define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND_CE);} while(0)
217 #define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND_ALE);} while(0)
218 #define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND_ALE);} while(0)
219 #define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND_CLE);} while(0)
220 #define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND_CLE);} while(0)
221 #define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CONFIG_SYS_NAND_RDY))
223 #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
224 #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
225 #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
226 #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
229 /*-----------------------------------------------------------------------
231 *-----------------------------------------------------------------------
233 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
234 #define PCI_HOST_FORCE 1 /* configure as pci host */
235 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
237 #define CONFIG_PCI /* include pci support */
238 #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
239 #define CONFIG_PCI_PNP /* do pci plug-and-play */
240 /* resource configuration */
242 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
244 #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
246 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
247 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
248 #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
249 #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
250 #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
251 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
252 #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
253 #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
254 #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
257 * For booting Linux, the board info and command line data
258 * have to be in the first 8 MB of memory, since this is
259 * the maximum mapped by the Linux kernel during initialization.
261 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
263 /*-----------------------------------------------------------------------
267 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
268 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
269 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
270 #undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
271 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
272 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* test-only...*/
273 #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* test-only */
275 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
276 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
277 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
278 #undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
279 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
280 #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* test-only...*/
281 #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* test-only */
284 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
286 #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
287 #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains u-boot */
289 /*-----------------------------------------------------------------------
290 * Start addresses for the final memory configuration
291 * (Set up by the startup code)
292 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
294 #define CONFIG_SYS_SDRAM_BASE 0x00000000
295 #define CONFIG_SYS_MONITOR_BASE 0xFFFC0000
296 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
297 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
299 /*-----------------------------------------------------------------------
300 * Environment Variable setup
302 #if 1 /* test-only */
303 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
304 #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
305 #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
306 /* total size of a CAT24WC16 is 2048 bytes */
308 #else /* DEFAULT: environment in flash, using redundand flash sectors */
310 #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
311 #define CONFIG_ENV_ADDR 0xFFFA0000 /* environment starts before u-boot */
312 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k bytes may be used for env vars*/
316 /*-----------------------------------------------------------------------
317 * I2C EEPROM (CAT24WC16) for environment
319 #define CONFIG_HARD_I2C /* I2c with hardware support */
320 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
321 #define CONFIG_SYS_I2C_SLAVE 0x7F
323 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
324 /* CAT24WC08/16... */
325 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
326 /* mask of address bits that overflow into the "EEPROM chip address" */
327 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
328 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
329 /* 16 byte page write mode using*/
330 /* last 4 bits of the address */
331 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
333 /*-----------------------------------------------------------------------
334 * External Bus Controller (EBC) Setup
337 /* Memory Bank 0 (Intel Strata Flash) initialization */
338 #define CONFIG_SYS_EBC_PB0AP 0x92015480
339 #define CONFIG_SYS_EBC_PB0CR 0xFF87A000 /* BAS=0xFF8,BS=08MB,BU=R/W,BW=16bit*/
341 /* Memory Bank 1 ( Power TAU) initialization */
342 /* #define CONFIG_SYS_EBC_PB1AP 0x04041000 */
343 /* #define CONFIG_SYS_EBC_PB1CR 0xF0018000 */ /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
344 #define CONFIG_SYS_EBC_PB1AP 0x00000000
345 #define CONFIG_SYS_EBC_PB1CR 0x00000000
347 /* Memory Bank 2 (Intel Flash) initialization */
348 #define CONFIG_SYS_EBC_PB2AP 0x00000000
349 #define CONFIG_SYS_EBC_PB2CR 0x00000000
351 /* Memory Bank 3 (NAND) initialization */
352 #define CONFIG_SYS_EBC_PB3AP 0x92015480
353 #define CONFIG_SYS_EBC_PB3CR 0xF40B8000 /*addr 0xF40, BS=32M,BU=R/W, BW=8bit */
355 /* Memory Bank 4 (FPGA regs) initialization */
356 #define CONFIG_SYS_EBC_PB4AP 0x00000000
357 #define CONFIG_SYS_EBC_PB4CR 0x00000000 /* leave it blank */
359 #define CONFIG_SYS_NAND_BASE 0xF4000000
361 /*-----------------------------------------------------------------------
362 * Definitions for initial stack pointer and data area (in data cache)
364 /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
365 #define CONFIG_SYS_TEMP_STACK_OCM 1
367 /* On Chip Memory location */
368 #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
369 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
370 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
371 #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
373 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
374 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
375 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
377 /*-----------------------------------------------------------------------
378 * Definitions for GPIO setup (PPC405EP specific)
380 * GPIO0[0] - External Bus Controller BLAST output
381 * GPIO0[1-9] - Instruction trace outputs
382 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
383 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
384 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
385 * GPIO0[24-27] - UART0 control signal inputs/outputs
386 * GPIO0[28-29] - UART1 data signal input/output
387 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
389 * following GPIO setting changed for G20000, 080304
391 #define CONFIG_SYS_GPIO0_OSRH 0x40005555
392 #define CONFIG_SYS_GPIO0_OSRL 0x40000110
393 #define CONFIG_SYS_GPIO0_ISR1H 0x00000000
394 #define CONFIG_SYS_GPIO0_ISR1L 0x15555445
395 #define CONFIG_SYS_GPIO0_TSRH 0x00000000
396 #define CONFIG_SYS_GPIO0_TSRL 0x00000000
397 #define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
400 * Internal Definitions
404 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
405 #define BOOTFLAG_WARM 0x02 /* Software reboot */
408 * Default speed selection (cpu_plb_opb_ebc) in mhz.
409 * This value will be set if iic boot eprom is disabled.
412 #define PLLMR0_DEFAULT PLLMR0_266_66_33_33
413 #define PLLMR1_DEFAULT PLLMR1_266_66_33_33
416 #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
417 #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
420 #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
421 #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
424 #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
425 #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
428 #endif /* __CONFIG_H */