3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
5 * SPDX-License-Identifier: GPL-2.0+
9 * board/config.h - configuration options, board specific
16 #include <galileo/core.h>
19 #include "../board/evb64260/local.h"
22 * High Level Configuration Options
26 #define CONFIG_EVB64260 1 /* this is an EVB64260 board */
27 #define CONFIG_SYS_GT_6426x GT_64260 /* with a 64260 system controller */
29 #define CONFIG_SYS_TEXT_BASE 0xfff00000
30 #define CONFIG_SYS_LDSCRIPT "board/evb64260/u-boot.lds"
32 #define CONFIG_BAUDRATE 38400 /* console baudrate = 38400 */
34 #undef CONFIG_ECC /* enable ECC support */
35 /* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
37 /* which initialization functions to call for this board */
38 #define CONFIG_MISC_INIT_R 1
39 #define CONFIG_BOARD_EARLY_INIT_F 1
41 #ifndef CONFIG_EVB64260_750CX
42 #define CONFIG_SYS_BOARD_NAME "EVB64260"
44 #define CONFIG_SYS_BOARD_NAME "EVB64260-750CX"
47 #define CONFIG_SYS_HUSH_PARSER
50 * The following defines let you select what serial you want to use
51 * for your console driver.
54 * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial
55 * cable onto the second DUART channel, change the CONFIG_SYS_DUART port from 1
58 * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
59 * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
62 #define CONFIG_MPSC_PORT 0
65 /* define this if you want to enable GT MAC filtering */
66 #define CONFIG_GT_USE_MAC_HASH_TABLE
68 #undef CONFIG_ETHER_PORT_MII /* use RMII */
71 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
73 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
75 #define CONFIG_ZERO_BOOTDELAY_CHECK
77 #undef CONFIG_BOOTARGS
78 #define CONFIG_BOOTCOMMAND \
80 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath " \
81 "ip=$ipaddr:$serverip:$gatewayip:" \
82 "$netmask:$hostname:eth0:none; && " \
85 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
86 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
88 #undef CONFIG_WATCHDOG /* watchdog disabled */
89 #undef CONFIG_ALTIVEC /* undef to disable */
94 #define CONFIG_BOOTP_SUBNETMASK
95 #define CONFIG_BOOTP_GATEWAY
96 #define CONFIG_BOOTP_HOSTNAME
97 #define CONFIG_BOOTP_BOOTPATH
98 #define CONFIG_BOOTP_BOOTFILESIZE
102 * Command line configuration.
104 #include <config_cmd_default.h>
106 #define CONFIG_CMD_ASKENV
110 * Miscellaneous configurable options
112 #define CONFIG_SYS_LONGHELP /* undef to save memory */
113 #if defined(CONFIG_CMD_KGDB)
114 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
116 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
118 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
119 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
120 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
122 #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
123 #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
125 #define CONFIG_SYS_LOAD_ADDR 0x00300000 /* default load address */
126 #define CONFIG_SYS_BUS_CLK 100000000 /* 100 MHz */
128 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
130 #ifdef CONFIG_EVB64260_750CX
132 #define CONFIG_SYS_BROKEN_CL2
136 * Low Level Configuration Settings
137 * (address mappings, register initial values, etc.)
138 * You should know what you are doing if you make changes here.
141 /*-----------------------------------------------------------------------
142 * Definitions for initial stack pointer and data area
144 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
145 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
146 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
147 #define CONFIG_SYS_INIT_RAM_LOCK
150 /*-----------------------------------------------------------------------
151 * Start addresses for the final memory configuration
152 * (Set up by the startup code)
153 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
155 #define CONFIG_SYS_SDRAM_BASE 0x00000000
156 #define CONFIG_SYS_FLASH_BASE 0xfff00000
157 #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
158 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
159 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
160 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
162 /* areas to map different things with the GT in physical space */
163 #define CONFIG_SYS_DRAM_BANKS 4
164 #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
166 /* What to put in the bats. */
167 #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000
169 /* Peripheral Device section */
170 #define CONFIG_SYS_GT_REGS 0xf8000000
171 #define CONFIG_SYS_DEV_BASE 0xfc000000
173 #define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE
174 #define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE)
175 #define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE)
176 #define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE)
178 #define CONFIG_SYS_DEV0_SIZE _8M /* evb64260 sram @ 0xfc00.0000 */
179 #define CONFIG_SYS_DEV1_SIZE _8M /* evb64260 rtc @ 0xfc80.0000 */
180 #define CONFIG_SYS_DEV2_SIZE _16M /* evb64260 duart @ 0xfd00.0000 */
181 #define CONFIG_SYS_DEV3_SIZE _16M /* evb64260 flash @ 0xfe00.0000 */
183 #define CONFIG_SYS_DEV0_PAR 0x20205093
184 #define CONFIG_SYS_DEV1_PAR 0xcfcfffff
185 #define CONFIG_SYS_DEV2_PAR 0xc0059bd4
186 #define CONFIG_SYS_8BIT_BOOT_PAR 0xc00b5e7c
187 #define CONFIG_SYS_32BIT_BOOT_PAR 0xc4a8241c
188 /* c 4 a 8 2 4 1 c */
189 /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
190 /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
191 /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */
192 /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */
194 #if 0 /* Wrong?? NTL */
195 #define CONFIG_SYS_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
196 /* DMAAck[1:0] GNT0[1:0] */
198 #define CONFIG_SYS_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
199 /* REQ0[1:0] GNT0[1:0] */
201 #define CONFIG_SYS_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
202 /* DMAReq[4] DMAAck[4] WDNMI WDE */
203 #if 0 /* Wrong?? NTL */
204 #define CONFIG_SYS_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
205 /* DMAAck[1:0] GNT1[1:0] */
207 #define CONFIG_SYS_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
208 /* GPP[22] (RS232IntB or PCI1Int) */
209 /* GPP[21] (RS323IntA) */
211 /* REQ1[1:0] GNT1[1:0] */
214 #if 0 /* Wrong?? NTL */
215 # define CONFIG_SYS_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
216 /* GPP[27:26] Int[1:0] */
218 # define CONFIG_SYS_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
219 /* GPP[29] (PCI1Int) */
221 /* GPP[27] (PCI0Int) */
222 /* GPP[26] (RtcInt or PCI1Int) */
226 # define CONFIG_SYS_SERIAL_PORT_MUX 0x00000102 /* 0=hiZ 1=MPSC0 2=ETH 0 and 2 RMII */
228 #if 0 /* Wrong?? - NTL */
229 # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x000002c6
231 # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
236 # define CONFIG_SYS_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
237 /* idmas use buffer 1,1
241 normal load (see also ifdef HVL)
242 standard SDRAM (see also ifdef REG)
243 non staggered refresh */
244 /* 31:26 25 23 20 19 18 16 */
245 /* 110110 00 111 0 0 00 1 */
246 /* refresh_count=0x200
247 phisical interleaving disable
248 virtual interleaving enable */
253 #define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE
254 #define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */
255 #define CONFIG_SYS_INIT_CHAN1
256 #define CONFIG_SYS_INIT_CHAN2
258 #define SRAM_BASE CONFIG_SYS_DEV0_SPACE
259 #define SRAM_SIZE 0x00100000 /* 1 MB of sram */
262 /*-----------------------------------------------------------------------
264 *-----------------------------------------------------------------------
267 #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
268 #define PCI_HOST_FORCE 1 /* configure as pci host */
269 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
271 #define CONFIG_PCI /* include pci support */
272 #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
273 #define CONFIG_PCI_PNP /* do pci plug-and-play */
275 /* PCI MEMORY MAP section */
276 #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000
277 #define CONFIG_SYS_PCI0_MEM_SIZE _128M
278 #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000
279 #define CONFIG_SYS_PCI1_MEM_SIZE _128M
281 #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE)
282 #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE)
285 /* PCI I/O MAP section */
286 #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000
287 #define CONFIG_SYS_PCI0_IO_SIZE _16M
288 #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000
289 #define CONFIG_SYS_PCI1_IO_SIZE _16M
291 #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE)
292 #define CONFIG_SYS_PCI0_IO_SPACE_PCI 0x00000000
293 #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE)
294 #define CONFIG_SYS_PCI1_IO_SPACE_PCI 0x00000000
297 * NS16550 Configuration
299 #define CONFIG_SYS_NS16550
301 #define CONFIG_SYS_NS16550_REG_SIZE -4
303 #define CONFIG_SYS_NS16550_CLK 3686400
305 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_DUART_IO + 0)
306 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_DUART_IO + 0x20)
308 /*----------------------------------------------------------------------
309 * Initial BAT mappings
313 * 1) GUARDED and WRITE_THRU not allowed in IBATS
314 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
318 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
319 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
320 #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
321 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
324 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
325 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
326 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
327 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
329 /* PCI0, PCI1 in one BAT */
330 #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS
331 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
332 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
333 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
335 /* GT regs, bootrom, all the devices, PCI I/O */
336 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
337 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
338 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
339 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
341 /* I2C speed and slave address (for compatability) defaults */
342 #define CONFIG_SYS_I2C_SPEED 400000
343 #define CONFIG_SYS_I2C_SLAVE 0x7F
345 /* I2C addresses for the two DIMM SPD chips */
346 #ifndef CONFIG_EVB64260_750CX
347 #define DIMM0_I2C_ADDR 0x56
348 #define DIMM1_I2C_ADDR 0x54
349 #else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
350 #define DIMM0_I2C_ADDR 0x54
351 #define DIMM1_I2C_ADDR 0x54
355 * For booting Linux, the board info and command line data
356 * have to be in the first 8 MB of memory, since this is
357 * the maximum mapped by the Linux kernel during initialization.
359 #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
361 /*-----------------------------------------------------------------------
364 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
365 #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
367 #define CONFIG_SYS_EXTRA_FLASH_DEVICE DEVICE3 /* extra flash at device 3 */
368 #define CONFIG_SYS_EXTRA_FLASH_WIDTH 4 /* 32 bit */
370 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
371 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
372 #define CONFIG_SYS_FLASH_CFI 1
374 #define CONFIG_ENV_IS_IN_FLASH 1
375 #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
376 #define CONFIG_ENV_SECT_SIZE 0x10000
377 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_MONITOR_LEN-CONFIG_ENV_SECT_SIZE)
379 /*-----------------------------------------------------------------------
380 * Cache Configuration
382 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
383 #if defined(CONFIG_CMD_KGDB)
384 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
387 /*-----------------------------------------------------------------------
388 * L2CR setup -- make sure this is right for your board!
389 * look in include/74xx_7xx.h for the defines used here
392 #define CONFIG_SYS_L2
397 #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
398 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
401 #define L2_ENABLE (L2_INIT | L2CR_L2E)
403 #define CONFIG_SYS_BOARD_ASM_INIT 1
406 #endif /* __CONFIG_H */