3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
9 * board/config.h - configuration options, board specific
16 * High Level Configuration Options
20 #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
21 #define CONFIG_ESTEEM192E 1 /* ...on a EST ESTEEM192E */
23 #define CONFIG_SYS_TEXT_BASE 0x40000000
25 #define CONFIG_FLASH_16BIT 1 /* Rom 16 bit data bus */
27 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
28 #undef CONFIG_8xx_CONS_SMC2
29 #undef CONFIG_8xx_CONS_NONE
31 #define MPC8XX_FACT 10 /* Multiply by 10 */
32 #define MPC8XX_XIN 4915200 /* 4.915200 MHz in - ??? - XXX */
33 #define CONFIG_SYS_PLPRCR_MF ((MPC8XX_FACT-1) << 20)
34 #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT)) /* 49,152,000 Hz */
36 #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ /* Force it - dont measure it */
38 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
40 #define CONFIG_BAUDRATE 9600
42 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
44 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
46 #define CONFIG_BOOTCOMMAND "bootm 40030000" /* autoboot command */
48 #define CONFIG_BOOTARGS "root=/dev/ram rw ramdisk=8192 " \
49 "ip=100.100.100.21:100.100.100.14:100.100.100.1:255.0.0.0 "
51 * Miscellaneous configurable options
54 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
55 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
57 #undef CONFIG_WATCHDOG /* watchdog disabled */
62 #define CONFIG_BOOTP_SUBNETMASK
63 #define CONFIG_BOOTP_GATEWAY
64 #define CONFIG_BOOTP_HOSTNAME
65 #define CONFIG_BOOTP_BOOTPATH
66 #define CONFIG_BOOTP_BOOTFILESIZE
70 * Command line configuration.
72 #include <config_cmd_default.h>
75 #define CONFIG_SYS_LONGHELP /* undef to save memory */
76 #define CONFIG_SYS_PROMPT "BOOT: " /* Monitor Command Prompt */
77 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
78 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
79 #define CONFIG_SYS_MAXARGS 8 /* max number of command args */
80 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
82 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
83 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
85 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
88 * Low Level Configuration Settings
89 * (address mappings, register initial values, etc.)
90 * You should know what you are doing if you make changes here.
92 /*-----------------------------------------------------------------------
93 * Internal Memory Mapped Register
95 #define CONFIG_SYS_IMMR 0xFF000000
97 /*-----------------------------------------------------------------------
98 * Definitions for initial stack pointer and data area (in DPRAM)
100 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
101 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
102 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
103 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
106 /*-----------------------------------------------------------------------
107 * Start addresses for the final memory configuration
108 * (Set up by the startup code)
109 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
111 #define CONFIG_SYS_SDRAM_BASE 0x00000000
112 #define CONFIG_SYS_FLASH_BASE 0x40000000
114 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
116 #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
118 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
119 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
122 * For booting Linux, the board info and command line data
123 * have to be in the first 8 MB of memory, since this is
124 * the maximum mapped by the Linux kernel during initialization.
126 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
127 /*-----------------------------------------------------------------------
130 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
131 #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
133 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
134 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
136 #define CONFIG_ENV_IS_IN_FLASH 1
137 #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
138 #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
139 /*-----------------------------------------------------------------------
140 * Cache Configuration
142 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
144 /*-----------------------------------------------------------------------
145 * SYPCR - System Protection Control 11-9
146 * SYPCR can only be written once after reset!
147 *-----------------------------------------------------------------------
148 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
150 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
152 /*-----------------------------------------------------------------------
153 * SUMCR - SIU Module Configuration 11-6
154 *-----------------------------------------------------------------------
155 * PCMCIA config., multi-function pin tri-state
157 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) /* DBGC00 */
159 /*-----------------------------------------------------------------------
160 * TBSCR - Time Base Status and Control 11-26
161 *-----------------------------------------------------------------------
162 * Clear Reference Interrupt Status, Timebase freezing enabled
164 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
166 /* (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) */
169 /*-----------------------------------------------------------------------
170 * PISCR - Periodic Interrupt Status and Control 11-31
171 *-----------------------------------------------------------------------
172 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
174 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
176 /*-----------------------------------------------------------------------
177 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
178 *-----------------------------------------------------------------------
179 * Reset PLL lock status sticky bit, timer expired status bit and timer
180 * interrupt status bit - leave PLL multiplication factor unchanged !
182 #define CONFIG_SYS_PLPRCR (CONFIG_SYS_PLPRCR_MF | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
184 /*-----------------------------------------------------------------------
185 * SCCR - System Clock and reset Control Register 15-27
186 *-----------------------------------------------------------------------
187 * Set clock output, timebase and RTC source and divider,
188 * power management and some other internal clocks
190 #define SCCR_MASK SCCR_EBDF11
191 #define CONFIG_SYS_SCCR (SCCR_TBS | \
192 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
193 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
196 /*-----------------------------------------------------------------------
198 *-----------------------------------------------------------------------
201 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
202 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
203 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
204 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
205 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
206 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
207 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
208 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
210 #define CONFIG_SYS_PCMCIA_INTERRUPT SIU_LEVEL6
212 /*-----------------------------------------------------------------------
214 *-----------------------------------------------------------------------
217 /*#define CONFIG_SYS_DER 0x2002000F*/
218 #define CONFIG_SYS_DER 0
219 /*#define CONFIG_SYS_DER 0x02002000 */
223 * Init Memory Controller:
225 * BR0/1 and OR0/1 (FLASH)
228 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
229 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
231 /* used to re-map FLASH both when starting from SRAM or FLASH:
232 * restrict access enough to keep SRAM working (if any)
233 * but not too much to meddle with FLASH accesses
235 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
236 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
238 /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
239 #define CONFIG_SYS_OR_TIMING_FLASH 0x00000160
240 /*(OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
241 OR_SCY_5_CLK | OR_EHTR) */
243 #define CONFIG_SYS_OR0_REMAP 0x80000160 /*(CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)*/
244 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
245 #define CONFIG_SYS_BR0_PRELIM ( FLASH_BASE0_PRELIM | 0x00000801 )
247 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
248 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
249 #define CONFIG_SYS_BR1_PRELIM ( FLASH_BASE1_PRELIM | 0x00000801 )
252 * BR2/3 and OR2/3 (SDRAM)
255 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
256 #define SDRAM_BASE3_PRELIM 0x04000000 /* SDRAM bank #1 */
257 #define SDRAM_MAX_SIZE 0x02000000 /* max 32 MB per bank */
259 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
260 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
262 #define CONFIG_SYS_OR2_PRELIM 0xFC000E00
263 #define CONFIG_SYS_BR2_PRELIM (SDRAM_BASE2_PRELIM | 0x00000081)
265 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
266 #define CONFIG_SYS_BR3_PRELIM (SDRAM_BASE3_PRELIM | 0x00000081)
270 * Memory Periodic Timer Prescaler
273 /* periodic timer for refresh */
274 #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
276 /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
277 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
278 #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
280 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
281 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
282 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
285 * MAMR settings for SDRAM
289 #define CONFIG_SYS_MAMR_8COL 0x18803112
290 #define CONFIG_SYS_MAMR_9COL 0x18803112 /* same as 8 column because its just easier to port with*/
292 #endif /* __CONFIG_H */