2 * Copyright (C) 2005 Arabella Software Ltd.
3 * Yuli Barcohen <yuli@arabellasw.com>
5 * Support for Embedded Planet EP88x boards.
6 * Tested on EP88xC with MPC885 CPU, 64MB SDRAM and 16MB flash.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 #define CONFIG_EP88X /* Embedded Planet EP88x board */
33 #define CONFIG_SYS_TEXT_BASE 0xFC000000
35 #define CONFIG_BOARD_EARLY_INIT_F /* Call board_early_init_f */
37 /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
38 #define CONFIG_ENV_OVERWRITE
40 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
41 #define CONFIG_BAUDRATE 38400
43 #define CONFIG_ETHER_ON_FEC1 /* Enable Ethernet on FEC1 */
44 #define CONFIG_ETHER_ON_FEC2 /* Enable Ethernet on FEC2 */
45 #if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
46 #define CONFIG_SYS_DISCOVER_PHY
47 #define CONFIG_MII_INIT 1
49 #endif /* CONFIG_FEC_ENET */
51 #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
52 #define CONFIG_8xx_CPUCLK_DEFAULT 100000000
53 #define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
54 #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
59 #define CONFIG_BOOTP_BOOTFILESIZE
60 #define CONFIG_BOOTP_BOOTPATH
61 #define CONFIG_BOOTP_GATEWAY
62 #define CONFIG_BOOTP_HOSTNAME
66 * Command line configuration.
68 #include <config_cmd_default.h>
70 #define CONFIG_CMD_DHCP
71 #define CONFIG_CMD_IMMAP
72 #define CONFIG_CMD_MII
73 #define CONFIG_CMD_PING
76 #define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
77 #define CONFIG_BOOTCOMMAND "bootm fe060000" /* Autoboot command */
78 #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=phys:2M(ROM)ro,-(root)"
80 #define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
81 #undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
83 /*-----------------------------------------------------------------------
84 * Miscellaneous configurable options
86 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
87 #define CONFIG_SYS_HUSH_PARSER
88 #define CONFIG_SYS_LONGHELP /* #undef to save memory */
89 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
90 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
91 #define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
92 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
94 #define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
96 #define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
98 /*-----------------------------------------------------------------------
99 * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
101 #define CONFIG_SYS_SDRAM_BASE 0x00000000
102 #define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* Up to 128 Mbyte */
104 #define CONFIG_SYS_MAMR 0x00805000
107 * 4096 Up to 4096 SDRAM rows
108 * 1000 factor s -> ms
109 * 32 PTP (pre-divider from MPTPR)
110 * 4 Number of refresh cycles per period
111 * 64 Refresh cycle in ms per number of rows
113 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
115 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
116 #define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
118 #define CONFIG_SYS_RESET_ADDRESS 0x09900000
120 /*-----------------------------------------------------------------------
121 * For booting Linux, the board info and command line data
122 * have to be in the first 8 MB of memory, since this is
123 * the maximum mapped by the Linux kernel during initialization.
125 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
127 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
128 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
130 #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve ~4 MB for malloc() */
132 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
133 #endif /* CONFIG_BZIP2 */
135 /*-----------------------------------------------------------------------
138 #define CONFIG_SYS_FLASH_BASE 0xFC000000
139 #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
140 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
141 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
142 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* Max num of sects on one chip */
144 /* Environment is in flash */
145 #define CONFIG_ENV_IS_IN_FLASH
146 #define CONFIG_ENV_SECT_SIZE 0x20000 /* We use one complete sector */
147 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
149 #define CONFIG_SYS_OR0_PRELIM 0xFC000160
150 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_32 | BR_MS_GPCM | BR_V)
152 #define CONFIG_SYS_DIRECT_FLASH_TFTP
154 /*-----------------------------------------------------------------------
157 #define CONFIG_SYS_OR3_PRELIM 0xFF0005B0
158 #define CONFIG_SYS_BR3_PRELIM (0xFA000000 |BR_PS_16 | BR_MS_GPCM | BR_V)
160 #define CONFIG_SYS_BCSR 0xFA400000
162 /*-----------------------------------------------------------------------
163 * Internal Memory Map Register
165 #define CONFIG_SYS_IMMR 0xF0000000
167 /*-----------------------------------------------------------------------
168 * Definitions for initial stack pointer and data area (in DPRAM)
170 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
171 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
172 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
173 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
175 /*-----------------------------------------------------------------------
176 * Configuration registers
178 #ifdef CONFIG_WATCHDOG
179 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
180 SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
183 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
184 SYPCR_SWF | SYPCR_SWP)
185 #endif /* CONFIG_WATCHDOG */
187 #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
189 /* TBSCR - Time Base Status and Control Register */
190 #define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
192 /* PISCR - Periodic Interrupt Status and Control */
193 #define CONFIG_SYS_PISCR PISCR_PS
195 /* SCCR - System Clock and reset Control Register */
196 #define SCCR_MASK SCCR_EBDF11
197 #define CONFIG_SYS_SCCR SCCR_RTSEL
199 #define CONFIG_SYS_DER 0
201 /*-----------------------------------------------------------------------
202 * Cache Configuration
204 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
206 #endif /* __CONFIG_H */