2 * (C) Copyright 2001-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37 #define CONFIG_CPU87 1 /* ...on a CPU87 board */
41 * select serial console configuration
43 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
44 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * if CONFIG_CONS_NONE is defined, then the serial console routines must
48 * defined elsewhere (for example, on the cogent platform, there are serial
49 * ports on the motherboard which are used for the serial console - see
50 * cogent/cma101/serial.[ch]).
52 #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
53 #define CONFIG_CONS_ON_SCC /* define if console on SCC */
54 #undef CONFIG_CONS_NONE /* define if console on something else*/
55 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
57 #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
58 #define CONFIG_BAUDRATE 230400
60 #define CONFIG_BAUDRATE 9600
64 * select ethernet configuration
66 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
67 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
70 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
71 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
72 * from CONFIG_COMMANDS to remove support for networking.
75 #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
76 #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
77 #undef CONFIG_ETHER_NONE /* define if ether on something else */
78 #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
80 #define CONFIG_HAS_ETH1 1
81 #define CONFIG_HAS_ETH2 1
83 #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
88 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
89 * - Enable Full Duplex in FSMR
91 # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
92 # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
93 # define CFG_CPMFCR_RAMTYPE 0
94 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
96 #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
101 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
102 * - Enable Full Duplex in FSMR
104 # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
105 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
106 # define CFG_CPMFCR_RAMTYPE 0
107 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
109 #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
111 /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
112 #define CONFIG_8260_CLKIN 100000000 /* in Hz */
114 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
116 #define CONFIG_PREBOOT \
118 "echo Type \"run flash_nfs\" to mount root filesystem over NFS; " \
121 #undef CONFIG_BOOTARGS
122 #define CONFIG_BOOTCOMMAND \
124 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
125 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
128 /*-----------------------------------------------------------------------
129 * I2C/EEPROM/RTC configuration
131 #define CONFIG_SOFT_I2C /* Software I2C support enabled */
133 # define CFG_I2C_SPEED 50000
134 # define CFG_I2C_SLAVE 0xFE
136 * Software (bit-bang) I2C driver configuration
138 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
139 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
140 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
141 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
142 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
143 else iop->pdat &= ~0x00010000
144 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
145 else iop->pdat &= ~0x00020000
146 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
148 #define CONFIG_RTC_PCF8563
149 #define CFG_I2C_RTC_ADDR 0x51
151 #undef CONFIG_WATCHDOG /* watchdog disabled */
153 /*-----------------------------------------------------------------------
154 * Disk-On-Chip configuration
157 #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
159 #define CFG_DOC_SUPPORT_2000
160 #define CFG_DOC_SUPPORT_MILLENNIUM
162 /*-----------------------------------------------------------------------
163 * Miscellaneous configuration options
166 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
167 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
169 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
172 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
180 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
186 #endif /* CONFIG_PCI */
188 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
189 #include <cmd_confdefs.h>
192 * Miscellaneous configurable options
194 #define CFG_LONGHELP /* undef to save memory */
195 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
196 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
197 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
199 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
201 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
202 #define CFG_MAXARGS 16 /* max number of command args */
203 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
205 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
206 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
208 #define CFG_LOAD_ADDR 0x100000 /* default load address */
210 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
212 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
214 #define CFG_RESET_ADDRESS 0xFFF00100 /* "bad" address */
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization.
223 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
225 /*-----------------------------------------------------------------------
226 * Flash configuration
229 #define CFG_BOOTROM_BASE 0xFF800000
230 #define CFG_BOOTROM_SIZE 0x00080000
231 #define CFG_FLASH_BASE 0xFF000000
232 #define CFG_FLASH_SIZE 0x00800000
234 /*-----------------------------------------------------------------------
237 #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
238 #define CFG_MAX_FLASH_SECT 135 /* max num of sects on one chip */
240 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
241 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
243 /*-----------------------------------------------------------------------
244 * Other areas to be mapped
247 /* CS3: Dual ported SRAM */
248 #define CFG_DPSRAM_BASE 0x40000000
249 #define CFG_DPSRAM_SIZE 0x00100000
251 /* CS4: DiskOnChip */
252 #define CFG_DOC_BASE 0xF4000000
253 #define CFG_DOC_SIZE 0x00100000
255 /* CS5: FDC37C78 controller */
256 #define CFG_FDC37C78_BASE 0xF1000000
257 #define CFG_FDC37C78_SIZE 0x00100000
259 /* CS6: Board configuration registers */
260 #define CFG_BCRS_BASE 0xF2000000
261 #define CFG_BCRS_SIZE 0x00010000
263 /* CS7: VME Extended Access Range */
264 #define CFG_VMEEAR_BASE 0x60000000
265 #define CFG_VMEEAR_SIZE 0x01000000
267 /* CS8: VME Standard Access Range */
268 #define CFG_VMESAR_BASE 0xFE000000
269 #define CFG_VMESAR_SIZE 0x01000000
271 /* CS9: VME Short I/O Access Range */
272 #define CFG_VMESIOAR_BASE 0xFD000000
273 #define CFG_VMESIOAR_SIZE 0x01000000
275 /*-----------------------------------------------------------------------
276 * Hard Reset Configuration Words
278 * if you change bits in the HRCW, you must also change the CFG_*
279 * defines for the various registers affected by the HRCW e.g. changing
280 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
282 #if defined(CONFIG_BOOT_ROM)
283 #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
284 HRCW_BPS01 | HRCW_CS10PC01)
286 #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
289 /* no slaves so just fill with zeros */
290 #define CFG_HRCW_SLAVE1 0
291 #define CFG_HRCW_SLAVE2 0
292 #define CFG_HRCW_SLAVE3 0
293 #define CFG_HRCW_SLAVE4 0
294 #define CFG_HRCW_SLAVE5 0
295 #define CFG_HRCW_SLAVE6 0
296 #define CFG_HRCW_SLAVE7 0
298 /*-----------------------------------------------------------------------
299 * Internal Memory Mapped Register
301 #define CFG_IMMR 0xF0000000
303 /*-----------------------------------------------------------------------
304 * Definitions for initial stack pointer and data area (in DPRAM)
306 #define CFG_INIT_RAM_ADDR CFG_IMMR
307 #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
308 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
309 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
310 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
312 /*-----------------------------------------------------------------------
313 * Start addresses for the final memory configuration
314 * (Set up by the startup code)
315 * Please note that CFG_SDRAM_BASE _must_ start at 0
317 * 60x SDRAM is mapped at CFG_SDRAM_BASE.
319 #define CFG_SDRAM_BASE 0x00000000
320 #define CFG_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
321 #define CFG_MONITOR_BASE TEXT_BASE
322 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
323 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
325 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
330 #define CONFIG_PCI_PNP
331 #define CONFIG_EEPRO100
332 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
336 /* environment is in Flash */
337 #define CFG_ENV_IS_IN_FLASH 1
338 #ifdef CONFIG_BOOT_ROM
339 # define CFG_ENV_ADDR (CFG_FLASH_BASE+0x70000)
340 # define CFG_ENV_SIZE 0x10000
341 # define CFG_ENV_SECT_SIZE 0x10000
344 /* environment is in EEPROM */
345 #define CFG_ENV_IS_IN_EEPROM 1
346 #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
347 #define CFG_I2C_EEPROM_ADDR_LEN 1
348 /* mask of address bits that overflow into the "EEPROM chip address" */
349 #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
350 #define CFG_EEPROM_PAGE_WRITE_BITS 4
351 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
352 #define CFG_ENV_OFFSET 512
353 #define CFG_ENV_SIZE (2048 - 512)
357 * Internal Definitions
361 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
362 #define BOOTFLAG_WARM 0x02 /* Software reboot */
365 /*-----------------------------------------------------------------------
366 * Cache Configuration
368 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
369 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
370 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
373 /*-----------------------------------------------------------------------
374 * HIDx - Hardware Implementation-dependent Registers 2-11
375 *-----------------------------------------------------------------------
376 * HID0 also contains cache control - initially enable both caches and
377 * invalidate contents, then the final state leaves only the instruction
378 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
379 * but Soft reset does not.
381 * HID1 has only read-only information - nothing to set.
383 #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
384 HID0_DCI|HID0_IFEM|HID0_ABE)
385 #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
388 /*-----------------------------------------------------------------------
389 * RMR - Reset Mode Register 5-5
390 *-----------------------------------------------------------------------
391 * turn on Checkstop Reset Enable
393 #define CFG_RMR RMR_CSRE
395 /*-----------------------------------------------------------------------
396 * BCR - Bus Configuration 4-25
397 *-----------------------------------------------------------------------
399 #define BCR_APD01 0x10000000
400 #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
402 /*-----------------------------------------------------------------------
403 * SIUMCR - SIU Module Configuration 4-31
404 *-----------------------------------------------------------------------
406 #define CFG_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
407 SIUMCR_CS10PC01|SIUMCR_BCTLC10)
409 /*-----------------------------------------------------------------------
410 * SYPCR - System Protection Control 4-35
411 * SYPCR can only be written once after reset!
412 *-----------------------------------------------------------------------
413 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
415 #if defined(CONFIG_WATCHDOG)
416 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
417 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
419 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
420 SYPCR_SWRI|SYPCR_SWP)
421 #endif /* CONFIG_WATCHDOG */
423 /*-----------------------------------------------------------------------
424 * TMCNTSC - Time Counter Status and Control 4-40
425 *-----------------------------------------------------------------------
426 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
427 * and enable Time Counter
429 #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
431 /*-----------------------------------------------------------------------
432 * PISCR - Periodic Interrupt Status and Control 4-42
433 *-----------------------------------------------------------------------
434 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
437 #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
439 /*-----------------------------------------------------------------------
440 * SCCR - System Clock Control 9-8
441 *-----------------------------------------------------------------------
442 * Ensure DFBRG is Divide by 16
444 #define CFG_SCCR SCCR_DFBRG01
446 /*-----------------------------------------------------------------------
447 * RCCR - RISC Controller Configuration 13-7
448 *-----------------------------------------------------------------------
452 #define CFG_MIN_AM_MASK 0xC0000000
455 * we use the same values for 32 MB and 128 MB SDRAM
456 * refresh rate = 7.68 uS (100 MHz Bus Clock)
459 /*-----------------------------------------------------------------------
460 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
461 *-----------------------------------------------------------------------
463 #define CFG_MPTPR 0x2000
465 /*-----------------------------------------------------------------------
466 * PSRT - Refresh Timer Register 10-16
467 *-----------------------------------------------------------------------
469 #define CFG_PSRT 0x16
471 /*-----------------------------------------------------------------------
472 * PSRT - SDRAM Mode Register 10-10
473 *-----------------------------------------------------------------------
476 /* SDRAM initialization values for 8-column chips
478 #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
480 ORxS_ROWST_PBI0_A9 |\
483 #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
484 PSDMR_BSMA_A14_A16 |\
485 PSDMR_SDA10_PBI0_A10 |\
493 /* SDRAM initialization values for 9-column chips
495 #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
497 ORxS_ROWST_PBI0_A7 |\
500 #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
501 PSDMR_BSMA_A13_A15 |\
502 PSDMR_SDA10_PBI0_A9 |\
511 * Init Memory Controller:
513 * Bank Bus Machine PortSz Device
514 * ---- --- ------- ------ ------
515 * 0 60x GPCM 8 bit Boot ROM
516 * 1 60x GPCM 64 bit FLASH
517 * 2 60x SDRAM 64 bit SDRAM
521 #define CFG_MRS_OFFS 0x00000000
523 #ifdef CONFIG_BOOT_ROM
526 #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
531 #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
539 #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
544 #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
550 #else /* CONFIG_BOOT_ROM */
553 #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
558 #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
566 #define CFG_BR1_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
571 #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
577 #endif /* CONFIG_BOOT_ROM */
580 /* Bank 2 - 60x bus SDRAM
583 #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
588 #define CFG_OR2_PRELIM CFG_OR2_9COL
590 #define CFG_PSDMR CFG_PSDMR_9COL
591 #endif /* CFG_RAMBOOT */
593 /* Bank 3 - Dual Ported SRAM
595 #define CFG_BR3_PRELIM ((CFG_DPSRAM_BASE & BRx_BA_MSK) |\
600 #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_DPSRAM_SIZE) |\
606 /* Bank 4 - DiskOnChip
608 #define CFG_BR4_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
613 #define CFG_OR4_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
619 /* Bank 5 - FDC37C78 controller
621 #define CFG_BR5_PRELIM ((CFG_FDC37C78_BASE & BRx_BA_MSK) |\
626 #define CFG_OR5_PRELIM (P2SZ_TO_AM(CFG_FDC37C78_SIZE) |\
631 /* Bank 6 - Board control registers
633 #define CFG_BR6_PRELIM ((CFG_BCRS_BASE & BRx_BA_MSK) |\
638 #define CFG_OR6_PRELIM (P2SZ_TO_AM(CFG_BCRS_SIZE) |\
642 /* Bank 7 - VME Extended Access Range
644 #define CFG_BR7_PRELIM ((CFG_VMEEAR_BASE & BRx_BA_MSK) |\
649 #define CFG_OR7_PRELIM (P2SZ_TO_AM(CFG_VMEEAR_SIZE) |\
655 /* Bank 8 - VME Standard Access Range
657 #define CFG_BR8_PRELIM ((CFG_VMESAR_BASE & BRx_BA_MSK) |\
662 #define CFG_OR8_PRELIM (P2SZ_TO_AM(CFG_VMESAR_SIZE) |\
668 /* Bank 9 - VME Short I/O Access Range
670 #define CFG_BR9_PRELIM ((CFG_VMESIOAR_BASE & BRx_BA_MSK) |\
675 #define CFG_OR9_PRELIM (P2SZ_TO_AM(CFG_VMESIOAR_SIZE) |\
681 #endif /* __CONFIG_H */