2 * (C) Copyright 2001-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37 #define CONFIG_CPU86 1 /* ...on a CPU86 board */
38 #define CONFIG_CPM2 1 /* Has a CPM2 */
41 * select serial console configuration
43 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
44 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * if CONFIG_CONS_NONE is defined, then the serial console routines must
48 * defined elsewhere (for example, on the cogent platform, there are serial
49 * ports on the motherboard which are used for the serial console - see
50 * cogent/cma101/serial.[ch]).
52 #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
53 #define CONFIG_CONS_ON_SCC /* define if console on SCC */
54 #undef CONFIG_CONS_NONE /* define if console on something else*/
55 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
57 #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
58 #define CONFIG_BAUDRATE 230400
60 #define CONFIG_BAUDRATE 9600
64 * select ethernet configuration
66 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
67 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
70 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
71 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
72 * from CONFIG_COMMANDS to remove support for networking.
75 #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
76 #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
77 #undef CONFIG_ETHER_NONE /* define if ether on something else */
78 #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
80 #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
85 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
86 * - Enable Full Duplex in FSMR
88 # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
89 # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
90 # define CFG_CPMFCR_RAMTYPE 0
91 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
93 #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
98 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
99 * - Enable Full Duplex in FSMR
101 # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
102 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
103 # define CFG_CPMFCR_RAMTYPE 0
104 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
106 #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
108 /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
109 #define CONFIG_8260_CLKIN 64000000 /* in Hz */
111 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
113 #define CONFIG_PREBOOT \
115 "echo Type \"run flash_nfs\" to mount root filesystem over NFS; " \
118 #undef CONFIG_BOOTARGS
119 #define CONFIG_BOOTCOMMAND \
121 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
122 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
125 /*-----------------------------------------------------------------------
126 * I2C/EEPROM/RTC configuration
128 #define CONFIG_SOFT_I2C /* Software I2C support enabled */
130 # define CFG_I2C_SPEED 50000
131 # define CFG_I2C_SLAVE 0xFE
133 * Software (bit-bang) I2C driver configuration
135 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
136 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
137 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
138 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
139 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
140 else iop->pdat &= ~0x00010000
141 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
142 else iop->pdat &= ~0x00020000
143 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
145 #define CONFIG_RTC_PCF8563
146 #define CFG_I2C_RTC_ADDR 0x51
148 #undef CONFIG_WATCHDOG /* watchdog disabled */
150 /*-----------------------------------------------------------------------
151 * Disk-On-Chip configuration
154 #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
156 #define CFG_DOC_SUPPORT_2000
157 #define CFG_DOC_SUPPORT_MILLENNIUM
159 /*-----------------------------------------------------------------------
160 * Miscellaneous configuration options
163 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
164 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
166 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
168 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
178 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
179 #include <cmd_confdefs.h>
182 * Miscellaneous configurable options
184 #define CFG_LONGHELP /* undef to save memory */
185 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
186 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
187 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
189 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
191 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
192 #define CFG_MAXARGS 16 /* max number of command args */
193 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
195 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
196 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
198 #define CFG_LOAD_ADDR 0x100000 /* default load address */
200 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
202 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
204 #define CFG_RESET_ADDRESS 0xFFF00100 /* "bad" address */
207 * For booting Linux, the board info and command line data
208 * have to be in the first 8 MB of memory, since this is
209 * the maximum mapped by the Linux kernel during initialization.
211 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
213 /*-----------------------------------------------------------------------
214 * Flash configuration
217 #define CFG_BOOTROM_BASE 0xFF800000
218 #define CFG_BOOTROM_SIZE 0x00080000
219 #define CFG_FLASH_BASE 0xFF000000
220 #define CFG_FLASH_SIZE 0x00800000
222 /*-----------------------------------------------------------------------
225 #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
226 #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
228 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
229 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
231 /*-----------------------------------------------------------------------
232 * Other areas to be mapped
235 /* CS3: Dual ported SRAM */
236 #define CFG_DPSRAM_BASE 0x40000000
237 #define CFG_DPSRAM_SIZE 0x00020000
239 /* CS4: DiskOnChip */
240 #define CFG_DOC_BASE 0xF4000000
241 #define CFG_DOC_SIZE 0x00100000
243 /* CS5: FDC37C78 controller */
244 #define CFG_FDC37C78_BASE 0xF1000000
245 #define CFG_FDC37C78_SIZE 0x00100000
247 /* CS6: Board configuration registers */
248 #define CFG_BCRS_BASE 0xF2000000
249 #define CFG_BCRS_SIZE 0x00010000
251 /* CS7: VME Extended Access Range */
252 #define CFG_VMEEAR_BASE 0x80000000
253 #define CFG_VMEEAR_SIZE 0x01000000
255 /* CS8: VME Standard Access Range */
256 #define CFG_VMESAR_BASE 0xFE000000
257 #define CFG_VMESAR_SIZE 0x01000000
259 /* CS9: VME Short I/O Access Range */
260 #define CFG_VMESIOAR_BASE 0xFD000000
261 #define CFG_VMESIOAR_SIZE 0x01000000
263 /*-----------------------------------------------------------------------
264 * Hard Reset Configuration Words
266 * if you change bits in the HRCW, you must also change the CFG_*
267 * defines for the various registers affected by the HRCW e.g. changing
268 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
270 #if defined(CONFIG_BOOT_ROM)
271 #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
272 HRCW_BPS01 | HRCW_CS10PC01)
274 #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
277 /* no slaves so just fill with zeros */
278 #define CFG_HRCW_SLAVE1 0
279 #define CFG_HRCW_SLAVE2 0
280 #define CFG_HRCW_SLAVE3 0
281 #define CFG_HRCW_SLAVE4 0
282 #define CFG_HRCW_SLAVE5 0
283 #define CFG_HRCW_SLAVE6 0
284 #define CFG_HRCW_SLAVE7 0
286 /*-----------------------------------------------------------------------
287 * Internal Memory Mapped Register
289 #define CFG_IMMR 0xF0000000
291 /*-----------------------------------------------------------------------
292 * Definitions for initial stack pointer and data area (in DPRAM)
294 #define CFG_INIT_RAM_ADDR CFG_IMMR
295 #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
296 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
297 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
298 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
300 /*-----------------------------------------------------------------------
301 * Start addresses for the final memory configuration
302 * (Set up by the startup code)
303 * Please note that CFG_SDRAM_BASE _must_ start at 0
305 * 60x SDRAM is mapped at CFG_SDRAM_BASE.
307 #define CFG_SDRAM_BASE 0x00000000
308 #define CFG_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
309 #define CFG_MONITOR_BASE TEXT_BASE
310 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
311 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
313 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
318 /* environment is in Flash */
319 #define CFG_ENV_IS_IN_FLASH 1
320 #ifdef CONFIG_BOOT_ROM
321 # define CFG_ENV_ADDR (CFG_FLASH_BASE+0x70000)
322 # define CFG_ENV_SIZE 0x10000
323 # define CFG_ENV_SECT_SIZE 0x10000
326 /* environment is in EEPROM */
327 #define CFG_ENV_IS_IN_EEPROM 1
328 #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
329 #define CFG_I2C_EEPROM_ADDR_LEN 1
330 /* mask of address bits that overflow into the "EEPROM chip address" */
331 #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
332 #define CFG_EEPROM_PAGE_WRITE_BITS 4
333 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
334 #define CFG_ENV_OFFSET 512
335 #define CFG_ENV_SIZE (2048 - 512)
339 * Internal Definitions
343 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
344 #define BOOTFLAG_WARM 0x02 /* Software reboot */
347 /*-----------------------------------------------------------------------
348 * Cache Configuration
350 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
351 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
352 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
355 /*-----------------------------------------------------------------------
356 * HIDx - Hardware Implementation-dependent Registers 2-11
357 *-----------------------------------------------------------------------
358 * HID0 also contains cache control - initially enable both caches and
359 * invalidate contents, then the final state leaves only the instruction
360 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
361 * but Soft reset does not.
363 * HID1 has only read-only information - nothing to set.
365 #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
366 HID0_DCI|HID0_IFEM|HID0_ABE)
367 #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
370 /*-----------------------------------------------------------------------
371 * RMR - Reset Mode Register 5-5
372 *-----------------------------------------------------------------------
373 * turn on Checkstop Reset Enable
375 #define CFG_RMR RMR_CSRE
377 /*-----------------------------------------------------------------------
378 * BCR - Bus Configuration 4-25
379 *-----------------------------------------------------------------------
381 #define BCR_APD01 0x10000000
382 #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
384 /*-----------------------------------------------------------------------
385 * SIUMCR - SIU Module Configuration 4-31
386 *-----------------------------------------------------------------------
388 #define CFG_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
389 SIUMCR_CS10PC01|SIUMCR_BCTLC10)
391 /*-----------------------------------------------------------------------
392 * SYPCR - System Protection Control 4-35
393 * SYPCR can only be written once after reset!
394 *-----------------------------------------------------------------------
395 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
397 #if defined(CONFIG_WATCHDOG)
398 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
399 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
401 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
402 SYPCR_SWRI|SYPCR_SWP)
403 #endif /* CONFIG_WATCHDOG */
405 /*-----------------------------------------------------------------------
406 * TMCNTSC - Time Counter Status and Control 4-40
407 *-----------------------------------------------------------------------
408 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
409 * and enable Time Counter
411 #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
413 /*-----------------------------------------------------------------------
414 * PISCR - Periodic Interrupt Status and Control 4-42
415 *-----------------------------------------------------------------------
416 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
419 #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
421 /*-----------------------------------------------------------------------
422 * SCCR - System Clock Control 9-8
423 *-----------------------------------------------------------------------
424 * Ensure DFBRG is Divide by 16
426 #define CFG_SCCR SCCR_DFBRG01
428 /*-----------------------------------------------------------------------
429 * RCCR - RISC Controller Configuration 13-7
430 *-----------------------------------------------------------------------
434 #define CFG_MIN_AM_MASK 0xC0000000
435 /*-----------------------------------------------------------------------
436 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
437 *-----------------------------------------------------------------------
439 #define CFG_MPTPR 0x1F00
441 /*-----------------------------------------------------------------------
442 * PSRT - Refresh Timer Register 10-16
443 *-----------------------------------------------------------------------
445 #define CFG_PSRT 0x0f
447 /*-----------------------------------------------------------------------
448 * PSRT - SDRAM Mode Register 10-10
449 *-----------------------------------------------------------------------
452 /* SDRAM initialization values for 8-column chips
454 #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
456 ORxS_ROWST_PBI0_A9 |\
459 #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
460 PSDMR_BSMA_A14_A16 |\
461 PSDMR_SDA10_PBI0_A10 |\
469 /* SDRAM initialization values for 9-column chips
471 #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
473 ORxS_ROWST_PBI0_A7 |\
476 #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
477 PSDMR_BSMA_A13_A15 |\
478 PSDMR_SDA10_PBI0_A9 |\
487 * Init Memory Controller:
489 * Bank Bus Machine PortSz Device
490 * ---- --- ------- ------ ------
491 * 0 60x GPCM 8 bit Boot ROM
492 * 1 60x GPCM 64 bit FLASH
493 * 2 60x SDRAM 64 bit SDRAM
497 #define CFG_MRS_OFFS 0x00000000
499 #ifdef CONFIG_BOOT_ROM
502 #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
507 #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
515 #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
520 #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
526 #else /* CONFIG_BOOT_ROM */
529 #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
534 #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
542 #define CFG_BR1_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
547 #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
553 #endif /* CONFIG_BOOT_ROM */
556 /* Bank 2 - 60x bus SDRAM
559 #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
564 #define CFG_OR2_PRELIM CFG_OR2_9COL
566 #define CFG_PSDMR CFG_PSDMR_9COL
567 #endif /* CFG_RAMBOOT */
569 /* Bank 3 - Dual Ported SRAM
571 #define CFG_BR3_PRELIM ((CFG_DPSRAM_BASE & BRx_BA_MSK) |\
576 #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_DPSRAM_SIZE) |\
582 /* Bank 4 - DiskOnChip
584 #define CFG_BR4_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
589 #define CFG_OR4_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
594 /* Bank 5 - FDC37C78 controller
596 #define CFG_BR5_PRELIM ((CFG_FDC37C78_BASE & BRx_BA_MSK) |\
601 #define CFG_OR5_PRELIM (P2SZ_TO_AM(CFG_FDC37C78_SIZE) |\
606 /* Bank 6 - Board control registers
608 #define CFG_BR6_PRELIM ((CFG_BCRS_BASE & BRx_BA_MSK) |\
613 #define CFG_OR6_PRELIM (P2SZ_TO_AM(CFG_BCRS_SIZE) |\
617 /* Bank 7 - VME Extended Access Range
619 #define CFG_BR7_PRELIM ((CFG_VMEEAR_BASE & BRx_BA_MSK) |\
624 #define CFG_OR7_PRELIM (P2SZ_TO_AM(CFG_VMEEAR_SIZE) |\
630 /* Bank 8 - VME Standard Access Range
632 #define CFG_BR8_PRELIM ((CFG_VMESAR_BASE & BRx_BA_MSK) |\
637 #define CFG_OR8_PRELIM (P2SZ_TO_AM(CFG_VMESAR_SIZE) |\
643 /* Bank 9 - VME Short I/O Access Range
645 #define CFG_BR9_PRELIM ((CFG_VMESIOAR_BASE & BRx_BA_MSK) |\
650 #define CFG_OR9_PRELIM (P2SZ_TO_AM(CFG_VMESIOAR_SIZE) |\
656 #endif /* __CONFIG_H */