3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_405GP 1 /* This is a PPC405 CPU */
37 #define CONFIG_4xx 1 /* ...member of PPC4xx family */
39 #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
41 #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
43 #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
45 #define CONFIG_BAUDRATE 9600
46 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48 #undef CONFIG_BOOTARGS
49 #undef CONFIG_BOOTCOMMAND
51 #define CONFIG_PREBOOT /* enable preboot variable */
53 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
54 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56 #define CONFIG_MII 1 /* MII PHY management */
57 #define CONFIG_PHY_ADDR 0 /* PHY address */
62 #define CONFIG_BOOTP_BOOTFILESIZE
63 #define CONFIG_BOOTP_BOOTPATH
64 #define CONFIG_BOOTP_GATEWAY
65 #define CONFIG_BOOTP_HOSTNAME
69 * Command line configuration.
71 #include <config_cmd_default.h>
73 #define CONFIG_CMD_PCI
74 #define CONFIG_CMD_IRQ
75 #define CONFIG_CMD_ELF
76 #define CONFIG_CMD_I2C
77 #define CONFIG_CMD_BSP
78 #define CONFIG_CMD_EEPROM
83 #undef CONFIG_WATCHDOG /* watchdog disabled */
85 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
88 * Miscellaneous configurable options
90 #define CONFIG_SYS_LONGHELP /* undef to save memory */
91 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
93 #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
94 #ifdef CONFIG_SYS_HUSH_PARSER
95 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
98 #if defined(CONFIG_CMD_KGDB)
99 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
101 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
103 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
104 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
105 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
107 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
109 #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
111 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
113 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
114 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
116 #define CONFIG_CONS_INDEX 2 /* Use UART1 */
117 #define CONFIG_SYS_NS16550
118 #define CONFIG_SYS_NS16550_SERIAL
119 #define CONFIG_SYS_NS16550_REG_SIZE 1
120 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
122 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
123 #define CONFIG_SYS_BASE_BAUD 691200
125 /* The following table includes the supported baudrates */
126 #define CONFIG_SYS_BAUDRATE_TABLE \
127 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
128 57600, 115200, 230400, 460800, 921600 }
130 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
131 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
133 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
135 #define CONFIG_LOOPW 1 /* enable loopw command */
137 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
139 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
141 #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
143 /*-----------------------------------------------------------------------
145 *-----------------------------------------------------------------------
147 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
148 #define PCI_HOST_FORCE 1 /* configure as pci host */
149 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
151 #define CONFIG_PCI /* include pci support */
152 #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
153 #define CONFIG_PCI_PNP /* do pci plug-and-play */
154 /* resource configuration */
156 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
158 #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
160 #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
162 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
163 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */
164 #define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
166 #define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
167 #define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
168 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
169 #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */
170 #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
171 #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
173 /*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
178 #define CONFIG_SYS_SDRAM_BASE 0x00000000
179 #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
180 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
181 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
182 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
189 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
190 /*-----------------------------------------------------------------------
193 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
194 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
196 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
197 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
199 #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
200 #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
201 #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
203 #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
204 #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
205 #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
207 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
209 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
210 #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
211 #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
213 /*-----------------------------------------------------------------------
214 * I2C EEPROM (CAT24WC16) for environment
216 #define CONFIG_HARD_I2C /* I2c with hardware support */
217 #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
218 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
219 #define CONFIG_SYS_I2C_SLAVE 0x7F
221 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
222 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
223 /* mask of address bits that overflow into the "EEPROM chip address" */
224 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
225 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
226 /* 16 byte page write mode using*/
227 /* last 4 bits of the address */
228 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
230 #define CONFIG_SYS_EEPROM_WREN 1
233 * Init Memory Controller:
235 * BR0/1 and OR0/1 (FLASH)
237 #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
238 #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
240 /*-----------------------------------------------------------------------
241 * External Bus Controller (EBC) Setup
244 /* Memory Bank 0 (Flash Bank 0) initialization */
245 #define CONFIG_SYS_EBC_PB0AP 0x92015480
246 #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
248 /* Memory Bank 2 (PB0) initialization */
249 #define CONFIG_SYS_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
250 #define CONFIG_SYS_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
252 /* Memory Bank 3 (PB1) initialization */
253 #define CONFIG_SYS_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
254 #define CONFIG_SYS_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
256 /*-----------------------------------------------------------------------
257 * Definitions for initial stack pointer and data area (in data cache)
259 #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
261 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
262 #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
263 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
264 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
266 /*-----------------------------------------------------------------------
269 #define CONFIG_SYS_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */
270 #define CONFIG_SYS_SELF_RST (0x80000000 >> 14) /* GPIO14 */
271 #define CONFIG_SYS_PB_LED (0x80000000 >> 16) /* GPIO16 */
272 #define CONFIG_SYS_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */
274 #endif /* __CONFIG_H */