2 * (C) Copyright 2001-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * Configuration settings for the CPC45 board.
30 /* ------------------------------------------------------------------------- */
33 * board/config.h - configuration options, board specific
40 * High Level Configuration Options
44 #define CONFIG_MPC824X 1
45 #define CONFIG_MPC8245 1
46 #define CONFIG_CPC45 1
49 #define CONFIG_CONS_INDEX 1
50 #define CONFIG_BAUDRATE 9600
51 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
53 #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
55 #define CONFIG_BOOTDELAY 5
57 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
59 #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
74 /* This must be included AFTER the definition of CONFIG_COMMANDS (if any)
76 #include <cmd_confdefs.h>
80 * Miscellaneous configurable options
82 #define CFG_LONGHELP /* undef to save memory */
83 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
84 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
87 #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
89 #ifdef CFG_HUSH_PARSER
90 #define CFG_PROMPT_HUSH_PS2 "> "
95 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
97 #define CFG_MAXARGS 16 /* max number of command args */
98 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
99 #define CFG_LOAD_ADDR 0x00100000 /* Default load address */
101 /*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
104 * Please note that CFG_SDRAM_BASE _must_ start at 0
107 #define CFG_SDRAM_BASE 0x00000000
109 #if defined(CONFIG_BOOT_ROM)
110 #define CFG_FLASH_BASE 0xFF000000
112 #define CFG_FLASH_BASE 0xFF800000
115 #define CFG_RESET_ADDRESS 0xFFF00100
117 #define CFG_EUMB_ADDR 0xFCE00000
119 #define CFG_MONITOR_BASE TEXT_BASE
121 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
122 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
124 #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
125 #define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
127 /* Maximum amount of RAM.
129 #define CFG_MAX_RAM_SIZE 0x10000000
132 #if CFG_MONITOR_BASE >= CFG_FLASH_BASE
139 /*-----------------------------------------------------------------------
140 * Definitions for initial stack pointer and data area
143 /* Size in bytes reserved for initial data
145 #define CFG_GBL_DATA_SIZE 128
147 #define CFG_INIT_RAM_ADDR 0x40000000
148 #define CFG_INIT_RAM_END 0x1000
149 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
152 * NS16550 Configuration
155 #define CFG_NS16550_SERIAL
157 #define CFG_NS16550_REG_SIZE 1
159 #define CFG_NS16550_CLK get_bus_freq(0)
161 #define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500)
162 #define CFG_NS16550_COM2 (CFG_EUMB_ADDR + 0x4600)
163 #define DUART_DCR (CFG_EUMB_ADDR + 0x4511)
168 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
170 #define CFG_I2C_SPEED 100000 /* 100 kHz */
171 #define CFG_I2C_SLAVE 0x7F
176 #define CONFIG_RTC_PCF8563
177 #define CFG_I2C_RTC_ADDR 0x51
180 * EEPROM configuration
182 #define CFG_I2C_EEPROM_ADDR 0x58
183 #define CFG_I2C_EEPROM_ADDR_LEN 1
184 #define CFG_EEPROM_PAGE_WRITE_BITS 4
185 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
186 #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
189 * Low Level Configuration Settings
190 * (address mappings, register initial values, etc.)
191 * You should know what you are doing if you make changes here.
192 * For the detail description refer to the MPC8240 user's manual.
195 #define CONFIG_SYS_CLK_FREQ 33000000
199 /* Bit-field values for MCCR1.
204 #define CFG_BANK0_ROW 0 /* SDRAM bank 7-0 row address */
205 #define CFG_BANK1_ROW 0
206 #define CFG_BANK2_ROW 0
207 #define CFG_BANK3_ROW 0
208 #define CFG_BANK4_ROW 0
209 #define CFG_BANK5_ROW 0
210 #define CFG_BANK6_ROW 0
211 #define CFG_BANK7_ROW 0
213 /* Bit-field values for MCCR2.
216 #define CFG_REFINT 0x2ec
218 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
220 #define CFG_BSTOPRE 160
222 /* Bit-field values for MCCR3.
224 #define CFG_REFREC 2 /* Refresh to activate interval */
225 #define CFG_RDLAT 0 /* Data latancy from read command */
227 /* Bit-field values for MCCR4.
229 #define CFG_PRETOACT 2 /* Precharge to activate interval */
230 #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
231 #define CFG_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */
232 #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
233 #define CFG_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
235 #define CFG_REGISTERD_TYPE_BUFFER 1
237 #define CFG_REGDIMM 0
239 /* Memory bank settings.
240 * Only bits 20-29 are actually used from these vales to set the
241 * start/end addresses. The upper two bits will always be 0, and the lower
242 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
243 * address. Refer to the MPC8240 book.
246 #define CFG_BANK0_START 0x00000000
247 #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
248 #define CFG_BANK0_ENABLE 1
249 #define CFG_BANK1_START 0x3ff00000
250 #define CFG_BANK1_END 0x3fffffff
251 #define CFG_BANK1_ENABLE 0
252 #define CFG_BANK2_START 0x3ff00000
253 #define CFG_BANK2_END 0x3fffffff
254 #define CFG_BANK2_ENABLE 0
255 #define CFG_BANK3_START 0x3ff00000
256 #define CFG_BANK3_END 0x3fffffff
257 #define CFG_BANK3_ENABLE 0
258 #define CFG_BANK4_START 0x3ff00000
259 #define CFG_BANK4_END 0x3fffffff
260 #define CFG_BANK4_ENABLE 0
261 #define CFG_BANK5_START 0x3ff00000
262 #define CFG_BANK5_END 0x3fffffff
263 #define CFG_BANK5_ENABLE 0
264 #define CFG_BANK6_START 0x3ff00000
265 #define CFG_BANK6_END 0x3fffffff
266 #define CFG_BANK6_ENABLE 0
267 #define CFG_BANK7_START 0x3ff00000
268 #define CFG_BANK7_END 0x3fffffff
269 #define CFG_BANK7_ENABLE 0
271 #define CFG_ODCR 0xff
272 #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
273 /* currently accessed page in memory */
274 /* see 8240 book for details */
276 #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
277 #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
279 #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
280 #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
282 #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
283 #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
285 #define CFG_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
286 #define CFG_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP)
288 #define CFG_DBAT0L CFG_IBAT0L
289 #define CFG_DBAT0U CFG_IBAT0U
290 #define CFG_DBAT1L CFG_IBAT1L
291 #define CFG_DBAT1U CFG_IBAT1U
292 #define CFG_DBAT2L CFG_IBAT2L
293 #define CFG_DBAT2U CFG_IBAT2U
294 #define CFG_DBAT3L CFG_IBAT3L
295 #define CFG_DBAT3U CFG_IBAT3U
298 * For booting Linux, the board info and command line data
299 * have to be in the first 8 MB of memory, since this is
300 * the maximum mapped by the Linux kernel during initialization.
302 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
304 /*-----------------------------------------------------------------------
307 #define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
308 #define CFG_MAX_FLASH_SECT 39 /* Max number of sectors in one bank */
309 #define INTEL_ID_28F160F3T 0x88F388F3 /* 16M = 1M x 16 top boot sector */
310 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
311 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
313 /* Warining: environment is not EMBEDDED in the ppcboot code.
314 * It's stored in flash separately.
316 #define CFG_ENV_IS_IN_FLASH 1
318 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x7F8000)
319 #define CFG_ENV_SIZE 0x4000 /* Size of the Environment */
320 #define CFG_ENV_OFFSET 0 /* starting right at the beginning */
321 #define CFG_ENV_SECT_SIZE 0x8000 /* Size of the Environment Sector */
323 /*-----------------------------------------------------------------------
324 * Cache Configuration
326 #define CFG_CACHELINE_SIZE 32
327 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
328 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
332 * Internal Definitions
336 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
337 #define BOOTFLAG_WARM 0x02 /* Software reboot */
340 #define SRAM_BASE 0x80000000 /* SRAM base address */
341 #define SRAM_END 0x801FFFFF
343 /*----------------------------------------------------------------------*/
344 /* CPC45 Memory Map */
345 /*----------------------------------------------------------------------*/
346 #define SRAM_BASE 0x80000000 /* SRAM base address */
347 #define ST16552_A_BASE 0x80200000 /* ST16552 channel A */
348 #define ST16552_B_BASE 0x80400000 /* ST16552 channel A */
349 #define BCSR_BASE 0x80600000 /* board control / status registers */
350 #define DISPLAY_BASE 0x80600040 /* DISPLAY base */
351 #define PCMCIA_MEM_BASE 0x83000000 /* PCMCIA memory window base */
352 #define PCMCIA_IO_BASE 0xFE000000 /* PCMCIA IO window base */
355 /*---------------------------------------------------------------------*/
356 /* CPC45 Control/Status Registers */
357 /*---------------------------------------------------------------------*/
358 #define IRQ_ENA_1 *((volatile uchar*)(BCSR_BASE + 0x00))
359 #define IRQ_STAT_1 *((volatile uchar*)(BCSR_BASE + 0x01))
360 #define IRQ_ENA_2 *((volatile uchar*)(BCSR_BASE + 0x02))
361 #define IRQ_STAT_2 *((volatile uchar*)(BCSR_BASE + 0x03))
362 #define BOARD_CTRL *((volatile uchar*)(BCSR_BASE + 0x04))
363 #define BOARD_STAT *((volatile uchar*)(BCSR_BASE + 0x05))
364 #define WDG_START *((volatile uchar*)(BCSR_BASE + 0x06))
365 #define WDG_PRESTOP *((volatile uchar*)(BCSR_BASE + 0x06))
366 #define WDG_STOP *((volatile uchar*)(BCSR_BASE + 0x06))
367 #define BOARD_REV *((volatile uchar*)(BCSR_BASE + 0x07))
369 /* IRQ_ENA_1 bit definitions */
370 #define I_ENA_1_IERA 0x80 /* INTA enable */
371 #define I_ENA_1_IERB 0x40 /* INTB enable */
372 #define I_ENA_1_IERC 0x20 /* INTC enable */
373 #define I_ENA_1_IERD 0x10 /* INTD enable */
375 /* IRQ_STAT_1 bit definitions */
376 #define I_STAT_1_INTA 0x80 /* INTA status */
377 #define I_STAT_1_INTB 0x40 /* INTB status */
378 #define I_STAT_1_INTC 0x20 /* INTC status */
379 #define I_STAT_1_INTD 0x10 /* INTD status */
381 /* IRQ_ENA_2 bit definitions */
382 #define I_ENA_2_IEAB 0x80 /* ABORT IRQ enable */
383 #define I_ENA_2_IEK1 0x40 /* KEY1 IRQ enable */
384 #define I_ENA_2_IEK2 0x20 /* KEY2 IRQ enable */
385 #define I_ENA_2_IERT 0x10 /* RTC IRQ enable */
386 #define I_ENA_2_IESM 0x08 /* LM81 IRQ enable */
387 #define I_ENA_2_IEDG 0x04 /* DEGENERATING IRQ enable */
388 #define I_ENA_2_IES2 0x02 /* ST16552/B IRQ enable */
389 #define I_ENA_2_IES1 0x01 /* ST16552/A IRQ enable */
391 /* IRQ_STAT_2 bit definitions */
392 #define I_STAT_2_ABO 0x80 /* ABORT IRQ status */
393 #define I_STAT_2_KY1 0x40 /* KEY1 IRQ status */
394 #define I_STAT_2_KY2 0x20 /* KEY2 IRQ status */
395 #define I_STAT_2_RTC 0x10 /* RTC IRQ status */
396 #define I_STAT_2_SMN 0x08 /* LM81 IRQ status */
397 #define I_STAT_2_DEG 0x04 /* DEGENERATING IRQ status */
398 #define I_STAT_2_SIO2 0x02 /* ST16552/B IRQ status */
399 #define I_STAT_2_SIO1 0x01 /* ST16552/A IRQ status */
401 /* BOARD_CTRL bit definitions */
402 #define USER_LEDS 2 /* 2 user LEDs */
405 #define B_CTRL_WRSE 0x80
406 #define B_CTRL_KRSE 0x40
407 #define B_CTRL_FWRE 0x20 /* Flash write enable */
408 #define B_CTRL_FWPT 0x10 /* Flash write protect */
409 #define B_CTRL_LED3 0x08 /* LED 3 control */
410 #define B_CTRL_LED2 0x04 /* LED 2 control */
411 #define B_CTRL_LED1 0x02 /* LED 1 control */
412 #define B_CTRL_LED0 0x01 /* LED 0 control */
414 #define B_CTRL_WRSE 0x80
415 #define B_CTRL_KRSE 0x40
416 #define B_CTRL_FWRE_1 0x20 /* Flash write enable */
417 #define B_CTRL_FWPT_1 0x10 /* Flash write protect */
418 #define B_CTRL_LED1 0x08 /* LED 1 control */
419 #define B_CTRL_LED0 0x04 /* LED 0 control */
420 #define B_CTRL_FWRE_0 0x02 /* Flash write enable */
421 #define B_CTRL_FWPT_0 0x01 /* Flash write protect */
424 /* BOARD_STAT bit definitions */
425 #define B_STAT_WDGE 0x80
426 #define B_STAT_WDGS 0x40
427 #define B_STAT_WRST 0x20
428 #define B_STAT_KRST 0x10
429 #define B_STAT_CSW3 0x08 /* sitch bit 3 status */
430 #define B_STAT_CSW2 0x04 /* sitch bit 2 status */
431 #define B_STAT_CSW1 0x02 /* sitch bit 1 status */
432 #define B_STAT_CSW0 0x01 /* sitch bit 0 status */
434 /*---------------------------------------------------------------------*/
435 /* Display addresses */
436 /*---------------------------------------------------------------------*/
437 #define DISP_UDC_RAM (DISPLAY_BASE + 0x08) /* UDC RAM */
438 #define DISP_CHR_RAM (DISPLAY_BASE + 0x18) /* character Ram */
439 #define DISP_FLASH (DISPLAY_BASE + 0x20) /* Flash Ram */
441 #define DISP_UDC_ADR *((volatile uchar*)(DISPLAY_BASE + 0x00)) /* UDC Address Reg. */
442 #define DISP_CWORD *((volatile uchar*)(DISPLAY_BASE + 0x10)) /* Control Word Reg. */
444 #define DISP_DIG0 *((volatile uchar*)(DISP_CHR_RAM + 0x00)) /* Digit 0 address */
445 #define DISP_DIG1 *((volatile uchar*)(DISP_CHR_RAM + 0x01)) /* Digit 0 address */
446 #define DISP_DIG2 *((volatile uchar*)(DISP_CHR_RAM + 0x02)) /* Digit 0 address */
447 #define DISP_DIG3 *((volatile uchar*)(DISP_CHR_RAM + 0x03)) /* Digit 0 address */
448 #define DISP_DIG4 *((volatile uchar*)(DISP_CHR_RAM + 0x04)) /* Digit 0 address */
449 #define DISP_DIG5 *((volatile uchar*)(DISP_CHR_RAM + 0x05)) /* Digit 0 address */
450 #define DISP_DIG6 *((volatile uchar*)(DISP_CHR_RAM + 0x06)) /* Digit 0 address */
451 #define DISP_DIG7 *((volatile uchar*)(DISP_CHR_RAM + 0x07)) /* Digit 0 address */
454 /*-----------------------------------------------------------------------
456 *-----------------------------------------------------------------------
458 #define CONFIG_PCI /* include pci support */
459 #undef CONFIG_PCI_PNP
460 #undef CONFIG_PCI_SCAN_SHOW
462 #define CONFIG_NET_MULTI /* Multi ethernet cards support */
464 #define CONFIG_EEPRO100
465 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
467 #define PCI_ENET0_IOADDR 0x82000000
468 #define PCI_ENET0_MEMADDR 0x82000000
469 #define PCI_PLX9030_IOADDR 0x82100000
470 #define PCI_PLX9030_MEMADDR 0x82100000
472 /*-----------------------------------------------------------------------
474 *-----------------------------------------------------------------------
477 #define CONFIG_I82365
479 #define CFG_PCMCIA_MEM_ADDR PCMCIA_MEM_BASE
480 #define CFG_PCMCIA_MEM_SIZE 0x1000
482 #define CONFIG_PCMCIA_SLOT_A
484 /*-----------------------------------------------------------------------
485 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
486 *-----------------------------------------------------------------------
489 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
491 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
492 #undef CONFIG_IDE_RESET /* reset for IDE not supported */
493 #define CONFIG_IDE_LED /* LED for IDE is supported */
495 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
496 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
498 #define CFG_ATA_IDE0_OFFSET 0x0000
501 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
503 #define CFG_ATA_DATA_OFFSET CFG_PCMCIA_MEM_SIZE
505 /* Offset for normal register accesses */
506 #define CFG_ATA_REG_OFFSET CFG_PCMCIA_MEM_SIZE
508 /* Offset for alternate registers */
509 #define CFG_ATA_ALT_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x400)
511 #define CONFIG_DOS_PARTITION
513 #endif /* __CONFIG_H */