2 * Copyright 2013 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * C29XPCIE board configuration file
14 #ifdef CONFIG_SPIFLASH
15 #define CONFIG_RAMBOOT_SPIFLASH
16 #define CONFIG_SYS_TEXT_BASE 0x11000000
17 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
21 #ifdef CONFIG_TPL_BUILD
22 #define CONFIG_SPL_NAND_BOOT
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_NAND_INIT
25 #define CONFIG_TPL_DRIVERS_MISC_SUPPORT
26 #define CONFIG_SPL_COMMON_INIT_DDR
27 #define CONFIG_SPL_MAX_SIZE (128 << 10)
28 #define CONFIG_SPL_TEXT_BASE 0xf8f81000
29 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
30 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
31 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
32 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
33 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
34 #elif defined(CONFIG_SPL_BUILD)
35 #define CONFIG_SPL_INIT_MINIMAL
36 #define CONFIG_SPL_NAND_MINIMAL
37 #define CONFIG_SPL_FLUSH_IMAGE
38 #define CONFIG_SPL_TEXT_BASE 0xff800000
39 #define CONFIG_SPL_MAX_SIZE 8192
40 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
41 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
42 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
43 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
45 #define CONFIG_SPL_PAD_TO 0x20000
46 #define CONFIG_TPL_PAD_TO 0x20000
47 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
48 #define CONFIG_SYS_TEXT_BASE 0x11001000
49 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
52 #ifndef CONFIG_SYS_TEXT_BASE
53 #define CONFIG_SYS_TEXT_BASE 0xeff40000
56 #ifndef CONFIG_RESET_VECTOR_ADDRESS
57 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
60 #ifdef CONFIG_SPL_BUILD
61 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
63 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
66 #ifdef CONFIG_SPL_BUILD
67 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
70 /* High Level Configuration Options */
71 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
72 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
75 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
76 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
77 #define CONFIG_PCI_INDIRECT_BRIDGE
78 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
79 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
81 #define CONFIG_CMD_PCI
85 * Memory space is mapped 1-1, but I/O space must start from 0.
87 /* controller 1, Slot 1, tgtid 1, Base address a000 */
88 #define CONFIG_SYS_PCIE1_NAME "Slot 1"
89 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
90 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
91 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
92 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
93 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
94 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
95 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
96 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
98 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
101 #define CONFIG_TSEC_ENET
102 #define CONFIG_ENV_OVERWRITE
104 #define CONFIG_DDR_CLK_FREQ 100000000
105 #define CONFIG_SYS_CLK_FREQ 66666666
107 #define CONFIG_HWCONFIG
110 * These can be toggled for performance analysis, otherwise use default.
112 #define CONFIG_L2_CACHE /* toggle L2 cache */
113 #define CONFIG_BTB /* toggle branch predition */
115 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
117 #define CONFIG_ENABLE_36BIT_PHYS
119 #define CONFIG_ADDR_MAP 1
120 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
122 #define CONFIG_SYS_MEMTEST_START 0x00200000
123 #define CONFIG_SYS_MEMTEST_END 0x00400000
124 #define CONFIG_PANIC_HANG
127 #define CONFIG_DDR_SPD
128 #define CONFIG_SYS_SPD_BUS_NUM 0
129 #define SPD_EEPROM_ADDRESS 0x50
130 #define CONFIG_SYS_DDR_RAW_TIMING
133 #define CONFIG_DDR_ECC
134 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
135 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
137 #define CONFIG_SYS_SDRAM_SIZE 512
138 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
139 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
141 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
142 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
144 #define CONFIG_SYS_CCSRBAR 0xffe00000
145 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
147 /* Platform SRAM setting */
148 #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
149 #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
150 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
151 #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
153 #ifdef CONFIG_SPL_BUILD
154 #define CONFIG_SYS_NO_FLASH
160 /* NOR Flash on IFC */
161 #define CONFIG_SYS_FLASH_BASE 0xec000000
162 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
164 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
166 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
167 #define CONFIG_SYS_MAX_FLASH_BANKS 1
169 #define CONFIG_SYS_FLASH_QUIET_TEST
170 #define CONFIG_FLASH_SHOW_PROGRESS 45
171 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
172 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
174 /* 16Bit NOR Flash - S29GL512S10TFI01 */
175 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
176 CSPR_PORT_SIZE_16 | \
179 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
180 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
182 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
183 FTIM0_NOR_TEADC(0x5) | \
184 FTIM0_NOR_TEAHC(0x5))
185 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
186 FTIM1_NOR_TRAD_NOR(0x1A) |\
187 FTIM1_NOR_TSEQRAD_NOR(0x13))
188 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
189 FTIM2_NOR_TCH(0x4) | \
190 FTIM2_NOR_TWPH(0x0E) | \
192 #define CONFIG_SYS_NOR_FTIM3 0x0
194 /* CFI for NOR Flash */
195 #define CONFIG_FLASH_CFI_DRIVER
196 #define CONFIG_SYS_FLASH_CFI
197 #define CONFIG_SYS_FLASH_EMPTY_INFO
198 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
200 /* NAND Flash on IFC */
201 #define CONFIG_NAND_FSL_IFC
202 #define CONFIG_SYS_NAND_BASE 0xff800000
203 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
205 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
207 #define CONFIG_SYS_MAX_NAND_DEVICE 1
208 #define CONFIG_CMD_NAND
209 #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
211 /* 8Bit NAND Flash - K9F1G08U0B */
212 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
216 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
217 #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
218 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
219 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
220 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
221 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
222 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
223 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
224 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
225 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
226 FTIM0_NAND_TWP(0x0c) | \
227 FTIM0_NAND_TWCHT(0x08) | \
228 FTIM0_NAND_TWH(0x06))
229 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
230 FTIM1_NAND_TWBE(0x1d) | \
231 FTIM1_NAND_TRR(0x08) | \
232 FTIM1_NAND_TRP(0x0c))
233 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
234 FTIM2_NAND_TREH(0x0a) | \
235 FTIM2_NAND_TWHRE(0x18))
236 #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
238 #define CONFIG_SYS_NAND_DDR_LAW 11
240 /* Set up IFC registers for boot location NOR/NAND */
242 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
243 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
244 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
245 #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
246 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
247 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
248 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
249 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
250 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
251 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
252 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
253 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
254 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
255 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
256 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
258 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
259 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
260 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
261 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
262 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
263 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
264 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
265 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
266 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
267 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
268 #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
269 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
270 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
271 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
272 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
275 /* CPLD on IFC, selected by CS2 */
276 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
277 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
278 | CONFIG_SYS_CPLD_BASE)
280 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
284 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
285 #define CONFIG_SYS_CSOR2 0x0
286 /* CPLD Timing parameters for IFC CS2 */
287 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
288 FTIM0_GPCM_TEADC(0x0e) | \
289 FTIM0_GPCM_TEAHC(0x0e))
290 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
291 FTIM1_GPCM_TRAD(0x1f))
292 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
293 FTIM2_GPCM_TCH(0x8) | \
294 FTIM2_GPCM_TWP(0x1f))
295 #define CONFIG_SYS_CS2_FTIM3 0x0
297 #if defined(CONFIG_RAMBOOT_SPIFLASH)
298 #define CONFIG_SYS_RAMBOOT
299 #define CONFIG_SYS_EXTRA_ENV_RELOC
302 #define CONFIG_BOARD_EARLY_INIT_R
304 #define CONFIG_SYS_INIT_RAM_LOCK
305 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
306 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
308 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
309 - GENERATED_GBL_DATA_SIZE)
310 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
312 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
313 #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
316 * Config the L2 Cache as L2 SRAM
318 #if defined(CONFIG_SPL_BUILD)
319 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
320 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
321 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
322 #define CONFIG_SYS_L2_SIZE (256 << 10)
323 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
324 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
325 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
326 #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
327 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
328 #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
329 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
330 #elif defined(CONFIG_NAND)
331 #ifdef CONFIG_TPL_BUILD
332 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
333 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
334 #define CONFIG_SYS_L2_SIZE (256 << 10)
335 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
336 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
337 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
338 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
339 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
340 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
342 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
343 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
344 #define CONFIG_SYS_L2_SIZE (256 << 10)
345 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
346 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
347 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
353 #define CONFIG_CONS_INDEX 1
354 #define CONFIG_SYS_NS16550_SERIAL
355 #define CONFIG_SYS_NS16550_REG_SIZE 1
356 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
358 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
359 #define CONFIG_NS16550_MIN_FUNCTIONS
362 #define CONFIG_SYS_BAUDRATE_TABLE \
363 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
365 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
366 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
368 #define CONFIG_SYS_I2C
369 #define CONFIG_SYS_I2C_FSL
370 #define CONFIG_SYS_FSL_I2C_SPEED 400000
371 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
372 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
373 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
374 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
375 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
378 /* enable read and write access to EEPROM */
379 #define CONFIG_CMD_EEPROM
380 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
381 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
382 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
384 /* eSPI - Enhanced SPI */
385 #define CONFIG_SF_DEFAULT_SPEED 10000000
386 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
388 #ifdef CONFIG_TSEC_ENET
389 #define CONFIG_MII /* MII PHY management */
390 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
391 #define CONFIG_TSEC1 1
392 #define CONFIG_TSEC1_NAME "eTSEC1"
393 #define CONFIG_TSEC2 1
394 #define CONFIG_TSEC2_NAME "eTSEC2"
396 /* Default mode is RGMII mode */
397 #define TSEC1_PHY_ADDR 0
398 #define TSEC2_PHY_ADDR 2
400 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
401 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
403 #define CONFIG_ETHPRIME "eTSEC1"
405 #define CONFIG_PHY_GIGE
406 #endif /* CONFIG_TSEC_ENET */
411 #if defined(CONFIG_SYS_RAMBOOT)
412 #if defined(CONFIG_RAMBOOT_SPIFLASH)
413 #define CONFIG_ENV_IS_IN_SPI_FLASH
414 #define CONFIG_ENV_SPI_BUS 0
415 #define CONFIG_ENV_SPI_CS 0
416 #define CONFIG_ENV_SPI_MAX_HZ 10000000
417 #define CONFIG_ENV_SPI_MODE 0
418 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
419 #define CONFIG_ENV_SECT_SIZE 0x10000
420 #define CONFIG_ENV_SIZE 0x2000
422 #elif defined(CONFIG_NAND)
423 #define CONFIG_ENV_IS_IN_NAND
424 #ifdef CONFIG_TPL_BUILD
425 #define CONFIG_ENV_SIZE 0x2000
426 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
428 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
429 #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
431 #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
433 #define CONFIG_ENV_IS_IN_FLASH
434 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
435 #define CONFIG_ENV_SIZE 0x2000
436 #define CONFIG_ENV_SECT_SIZE 0x20000
439 #define CONFIG_LOADS_ECHO
440 #define CONFIG_SYS_LOADS_BAUD_CHANGE
443 * Command line configuration.
445 #define CONFIG_CMD_ERRATA
446 #define CONFIG_CMD_IRQ
447 #define CONFIG_CMD_REGINFO
449 /* Hash command with SHA acceleration supported in hardware */
450 #ifdef CONFIG_FSL_CAAM
451 #define CONFIG_CMD_HASH
452 #define CONFIG_SHA_HW_ACCEL
456 * Miscellaneous configurable options
458 #define CONFIG_SYS_LONGHELP /* undef to save memory */
459 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
460 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
461 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
463 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
464 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
465 /* Print Buffer Size */
466 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
467 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
470 * For booting Linux, the board info and command line data
471 * have to be in the first 64 MB of memory, since this is
472 * the maximum mapped by the Linux kernel during initialization.
474 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
475 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
478 * Environment Configuration
481 #ifdef CONFIG_TSEC_ENET
482 #define CONFIG_HAS_ETH0
483 #define CONFIG_HAS_ETH1
486 #define CONFIG_ROOTPATH "/opt/nfsroot"
487 #define CONFIG_BOOTFILE "uImage"
488 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
490 /* default location for tftp and bootm */
491 #define CONFIG_LOADADDR 1000000
494 #define CONFIG_BAUDRATE 115200
496 #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
498 #define CONFIG_EXTRA_ENV_SETTINGS \
499 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
501 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
502 "loadaddr=1000000\0" \
503 "consoledev=ttyS0\0" \
504 "ramdiskaddr=2000000\0" \
505 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
506 "fdtaddr=1e00000\0" \
507 "fdtfile=name/of/device-tree.dtb\0" \
508 "othbootargs=ramdisk_size=600000\0" \
510 #define CONFIG_RAMBOOTCOMMAND \
511 "setenv bootargs root=/dev/ram rw " \
512 "console=$consoledev,$baudrate $othbootargs; " \
513 "tftp $ramdiskaddr $ramdiskfile;" \
514 "tftp $loadaddr $bootfile;" \
515 "tftp $fdtaddr $fdtfile;" \
516 "bootm $loadaddr $ramdiskaddr $fdtaddr"
518 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
520 #include <asm/fsl_secure_boot.h>
522 #endif /* __CONFIG_H */