49bb38279a5acca06ef5d357982d8bbc8280bd8a
[platform/kernel/u-boot.git] / include / configs / BSC9132QDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2013 Freescale Semiconductor, Inc.
4  */
5
6 /*
7  * BSC9132 QDS board configuration file
8  */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #ifdef CONFIG_SDCARD
14 #define CONFIG_RAMBOOT_SDCARD
15 #define CONFIG_SYS_RAMBOOT
16 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
17 #endif
18 #ifdef CONFIG_SPIFLASH
19 #define CONFIG_RAMBOOT_SPIFLASH
20 #define CONFIG_SYS_RAMBOOT
21 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
22 #endif
23 #ifdef CONFIG_NAND_SECBOOT
24 #define CONFIG_RAMBOOT_NAND
25 #define CONFIG_SYS_RAMBOOT
26 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
27 #endif
28
29 #ifdef CONFIG_NAND
30 #define CONFIG_SPL_INIT_MINIMAL
31 #define CONFIG_SPL_NAND_BOOT
32 #define CONFIG_SPL_FLUSH_IMAGE
33 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
34
35 #define CONFIG_SPL_TEXT_BASE            0xFFFFE000
36 #define CONFIG_SPL_MAX_SIZE             8192
37 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
38 #define CONFIG_SPL_RELOC_STACK          0x00100000
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
40 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
41 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
42 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
43 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
44 #endif
45
46 #ifndef CONFIG_RESET_VECTOR_ADDRESS
47 #define CONFIG_RESET_VECTOR_ADDRESS     0x8ffffffc
48 #endif
49
50 #ifdef CONFIG_SPL_BUILD
51 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
52 #else
53 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
54 #endif
55
56 /* High Level Configuration Options */
57 #define CONFIG_SYS_HAS_SERDES           /* common SERDES init code */
58
59 #if defined(CONFIG_PCI)
60 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
61 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
62 #define CONFIG_PCI_INDIRECT_BRIDGE      /* indirect PCI bridge support */
63 #define CONFIG_FSL_PCIE_RESET           /* need PCIe reset errata */
64 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
65
66 /*
67  * PCI Windows
68  * Memory space is mapped 1-1, but I/O space must start from 0.
69  */
70 /* controller 1, Slot 1, tgtid 1, Base address a000 */
71 #define CONFIG_SYS_PCIE1_NAME           "PCIe Slot"
72 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x90000000
73 #define CONFIG_SYS_PCIE1_MEM_BUS        0x90000000
74 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x90000000
75 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000      /* 256M */
76 #define CONFIG_SYS_PCIE1_IO_VIRT        0xC0010000
77 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
78 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
79 #define CONFIG_SYS_PCIE1_IO_PHYS        0xC0010000
80
81 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
82 #endif
83
84 #define CONFIG_ENV_OVERWRITE
85
86 #if defined(CONFIG_SYS_CLK_100_DDR_100)
87 #define CONFIG_SYS_CLK_FREQ     100000000
88 #define CONFIG_DDR_CLK_FREQ     100000000
89 #elif defined(CONFIG_SYS_CLK_100_DDR_133)
90 #define CONFIG_SYS_CLK_FREQ     100000000
91 #define CONFIG_DDR_CLK_FREQ     133000000
92 #endif
93
94 #define CONFIG_HWCONFIG
95 /*
96  * These can be toggled for performance analysis, otherwise use default.
97  */
98 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
99 #define CONFIG_BTB                      /* enable branch predition */
100
101 #define CONFIG_SYS_MEMTEST_START        0x01000000      /* memtest works on */
102 #define CONFIG_SYS_MEMTEST_END          0x01ffffff
103
104 /* DDR Setup */
105 #define CONFIG_SYS_SPD_BUS_NUM          0
106 #define SPD_EEPROM_ADDRESS1             0x54 /* I2C access */
107 #define SPD_EEPROM_ADDRESS2             0x56 /* I2C access */
108 #define CONFIG_FSL_DDR_INTERACTIVE
109
110 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
111
112 #define CONFIG_SYS_SDRAM_SIZE           (1024)
113 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
114 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
115
116 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
117
118 /* DDR3 Controller Settings */
119 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
120 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
121 #define CONFIG_SYS_DDR_CS0_CONFIG_1333  0x80004302
122 #define CONFIG_SYS_DDR_CS0_CONFIG_800   0x80014302
123 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
124 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
125 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
126 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
127 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
128 #define CONFIG_SYS_DDR1_CS0_BNDS       0x0040007F
129
130 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
131 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
132 #define CONFIG_SYS_DDR_RCW_1            0x00000000
133 #define CONFIG_SYS_DDR_RCW_2            0x00000000
134 #define CONFIG_SYS_DDR_CONTROL_800              0x470C0000
135 #define CONFIG_SYS_DDR_CONTROL_2_800    0x04401050
136 #define CONFIG_SYS_DDR_TIMING_4_800             0x00220001
137 #define CONFIG_SYS_DDR_TIMING_5_800             0x03402400
138
139 #define CONFIG_SYS_DDR_CONTROL_1333             0x470C0008
140 #define CONFIG_SYS_DDR_CONTROL_2_1333   0x24401010
141 #define CONFIG_SYS_DDR_TIMING_4_1333            0x00000001
142 #define CONFIG_SYS_DDR_TIMING_5_1333            0x03401400
143
144 #define CONFIG_SYS_DDR_TIMING_3_800             0x00020000
145 #define CONFIG_SYS_DDR_TIMING_0_800             0x00330004
146 #define CONFIG_SYS_DDR_TIMING_1_800             0x6f6B4846
147 #define CONFIG_SYS_DDR_TIMING_2_800             0x0FA8C8CF
148 #define CONFIG_SYS_DDR_CLK_CTRL_800             0x03000000
149 #define CONFIG_SYS_DDR_MODE_1_800               0x40461520
150 #define CONFIG_SYS_DDR_MODE_2_800               0x8000c000
151 #define CONFIG_SYS_DDR_INTERVAL_800             0x0C300000
152 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800        0x8655A608
153
154 #define CONFIG_SYS_DDR_TIMING_3_1333            0x01061000
155 #define CONFIG_SYS_DDR_TIMING_0_1333            0x00440104
156 #define CONFIG_SYS_DDR_TIMING_1_1333            0x98913A45
157 #define CONFIG_SYS_DDR_TIMING_2_1333            0x0FB8B114
158 #define CONFIG_SYS_DDR_CLK_CTRL_1333            0x02800000
159 #define CONFIG_SYS_DDR_MODE_1_1333              0x00061A50
160 #define CONFIG_SYS_DDR_MODE_2_1333              0x00100000
161 #define CONFIG_SYS_DDR_INTERVAL_1333            0x144E0513
162 #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333       0x8655F607
163
164 /*FIXME: the following params are constant w.r.t diff freq
165 combinations. this should be removed later
166 */
167 #if CONFIG_DDR_CLK_FREQ == 100000000
168 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
169 #define CONFIG_SYS_DDR_CONTROL          CONFIG_SYS_DDR_CONTROL_800
170 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
171 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
172 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
173 #elif CONFIG_DDR_CLK_FREQ == 133000000
174 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
175 #define CONFIG_SYS_DDR_CONTROL          CONFIG_SYS_DDR_CONTROL_1333
176 #define CONFIG_SYS_DDR_CONTROL_2        CONFIG_SYS_DDR_CONTROL_2_1333
177 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
178 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
179 #else
180 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
181 #define CONFIG_SYS_DDR_CONTROL          CONFIG_SYS_DDR_CONTROL_800
182 #define CONFIG_SYS_DDR_CONTROL_2        CONFIG_SYS_DDR_CONTROL_2_800
183 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
184 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
185 #endif
186
187 /* relocated CCSRBAR */
188 #define CONFIG_SYS_CCSRBAR      CONFIG_SYS_CCSRBAR_DEFAULT
189 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR_DEFAULT
190
191 #define CONFIG_SYS_IMMR         CONFIG_SYS_CCSRBAR
192
193 /* DSP CCSRBAR */
194 #define CONFIG_SYS_FSL_DSP_CCSRBAR      CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
195 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
196
197 /*
198  * IFC Definitions
199  */
200 /* NOR Flash on IFC */
201
202 #define CONFIG_SYS_FLASH_BASE           0x88000000
203 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* Max number of sector: 32M */
204
205 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
206
207 #define CONFIG_SYS_NOR_CSPR     0x88000101
208 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
209 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(5)
210 /* NOR Flash Timing Params */
211
212 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x01) \
213                                 | FTIM0_NOR_TEADC(0x03) \
214                                 | FTIM0_NOR_TAVDS(0x00) \
215                                 | FTIM0_NOR_TEAHC(0x0f))
216 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x1d) \
217                                 | FTIM1_NOR_TRAD_NOR(0x09) \
218                                 | FTIM1_NOR_TSEQRAD_NOR(0x09))
219 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x1) \
220                                 | FTIM2_NOR_TCH(0x4) \
221                                 | FTIM2_NOR_TWPH(0x7) \
222                                 | FTIM2_NOR_TWP(0x1e))
223 #define CONFIG_SYS_NOR_FTIM3    0x0
224
225 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
226 #define CONFIG_SYS_FLASH_QUIET_TEST
227 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
228 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
229
230 #undef CONFIG_SYS_FLASH_CHECKSUM
231 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
232 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
233
234 /* CFI for NOR Flash */
235 #define CONFIG_SYS_FLASH_EMPTY_INFO
236
237 /* NAND Flash on IFC */
238 #define CONFIG_SYS_NAND_BASE            0xff800000
239 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
240
241 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
242                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
243                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
244                                 | CSPR_V)
245 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
246
247 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
248                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
249                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
250                                 | CSOR_NAND_RAL_2       /* RAL = 2Byes */ \
251                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
252                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
253                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
254
255 /* NAND Flash Timing Params */
256 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x03) \
257                                         | FTIM0_NAND_TWP(0x05) \
258                                         | FTIM0_NAND_TWCHT(0x02) \
259                                         | FTIM0_NAND_TWH(0x04))
260 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x1c) \
261                                         | FTIM1_NAND_TWBE(0x1e) \
262                                         | FTIM1_NAND_TRR(0x07) \
263                                         | FTIM1_NAND_TRP(0x05))
264 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x08) \
265                                         | FTIM2_NAND_TREH(0x04) \
266                                         | FTIM2_NAND_TWHRE(0x11))
267 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
268
269 #define CONFIG_SYS_NAND_DDR_LAW         11
270
271 /* NAND */
272 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
273 #define CONFIG_SYS_MAX_NAND_DEVICE      1
274
275 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
276
277 #ifndef CONFIG_SPL_BUILD
278 #define CONFIG_FSL_QIXIS
279 #endif
280 #ifdef CONFIG_FSL_QIXIS
281 #define CONFIG_SYS_FPGA_BASE    0xffb00000
282 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
283 #define QIXIS_BASE      CONFIG_SYS_FPGA_BASE
284 #define QIXIS_LBMAP_SWITCH      9
285 #define QIXIS_LBMAP_MASK        0x07
286 #define QIXIS_LBMAP_SHIFT       0
287 #define QIXIS_LBMAP_DFLTBANK            0x00
288 #define QIXIS_LBMAP_ALTBANK             0x04
289 #define QIXIS_RST_CTL_RESET             0x83
290 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
291 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
292 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
293
294 #define CONFIG_SYS_FPGA_BASE_PHYS       CONFIG_SYS_FPGA_BASE
295
296 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
297                                         | CSPR_PORT_SIZE_8 \
298                                         | CSPR_MSEL_GPCM \
299                                         | CSPR_V)
300 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
301 #define CONFIG_SYS_CSOR2                0x0
302 /* CPLD Timing parameters for IFC CS3 */
303 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
304                                         FTIM0_GPCM_TEADC(0x0e) | \
305                                         FTIM0_GPCM_TEAHC(0x0e))
306 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
307                                         FTIM1_GPCM_TRAD(0x1f))
308 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
309                                         FTIM2_GPCM_TCH(0x8) | \
310                                         FTIM2_GPCM_TWP(0x1f))
311 #define CONFIG_SYS_CS2_FTIM3            0x0
312 #endif
313
314 /* Set up IFC registers for boot location NOR/NAND */
315 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
316 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
317 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
318 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
319 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
320 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
321 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
322 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
323 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
324 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
325 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
326 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
327 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
328 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
329 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
330 #else
331 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
332 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
333 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
334 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
335 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
336 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
337 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
338 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
339 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
340 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
341 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
342 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
343 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
344 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
345 #endif
346
347 #define CONFIG_SYS_INIT_RAM_LOCK
348 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* stack in RAM */
349 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
350
351 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
352                                                 - GENERATED_GBL_DATA_SIZE)
353 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
354
355 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
356 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc*/
357
358 /* Serial Port */
359 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
360 #define CONFIG_SYS_NS16550_SERIAL
361 #define CONFIG_SYS_NS16550_REG_SIZE     1
362 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
363 #ifdef CONFIG_SPL_BUILD
364 #define CONFIG_NS16550_MIN_FUNCTIONS
365 #endif
366
367 #define CONFIG_SYS_BAUDRATE_TABLE       \
368         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
369
370 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
371 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
372 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
373 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
374
375 #define CONFIG_SYS_I2C
376 #define CONFIG_SYS_I2C_FSL
377 #define CONFIG_SYS_FSL_I2C_SPEED        400800 /* I2C speed and slave address*/
378 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
379 #define CONFIG_SYS_FSL_I2C2_SPEED       400800 /* I2C speed and slave address*/
380 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
381 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
382 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
383
384 /* I2C EEPROM */
385 #define CONFIG_ID_EEPROM
386 #ifdef CONFIG_ID_EEPROM
387 #define CONFIG_SYS_I2C_EEPROM_NXID
388 #endif
389 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
390 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
391 #define CONFIG_SYS_EEPROM_BUS_NUM       0
392
393 /* enable read and write access to EEPROM */
394 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
395 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
396 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
397
398 /* I2C FPGA */
399 #define CONFIG_I2C_FPGA
400 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
401
402 #define CONFIG_RTC_DS3231
403 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
404
405 /*
406  * SPI interface will not be available in case of NAND boot SPI CS0 will be
407  * used for SLIC
408  */
409 /* eSPI - Enhanced SPI */
410 #ifdef CONFIG_FSL_ESPI
411 #define CONFIG_SF_DEFAULT_SPEED         10000000
412 #define CONFIG_SF_DEFAULT_MODE          SPI_MODE_0
413 #endif
414
415 #if defined(CONFIG_TSEC_ENET)
416
417 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
418 #define CONFIG_TSEC1    1
419 #define CONFIG_TSEC1_NAME       "eTSEC1"
420 #define CONFIG_TSEC2    1
421 #define CONFIG_TSEC2_NAME       "eTSEC2"
422
423 #define TSEC1_PHY_ADDR          0
424 #define TSEC2_PHY_ADDR          1
425
426 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
427 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
428
429 #define TSEC1_PHYIDX            0
430 #define TSEC2_PHYIDX            0
431
432 #define CONFIG_ETHPRIME         "eTSEC1"
433
434 /* TBI PHY configuration for SGMII mode */
435 #define CONFIG_TSEC_TBICR_SETTINGS ( \
436                 TBICR_PHY_RESET \
437                 | TBICR_ANEG_ENABLE \
438                 | TBICR_FULL_DUPLEX \
439                 | TBICR_SPEED1_SET \
440                 )
441
442 #endif  /* CONFIG_TSEC_ENET */
443
444 #ifdef CONFIG_MMC
445 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
446 #endif
447
448 #ifdef CONFIG_USB_EHCI_HCD
449 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
450 #define CONFIG_USB_EHCI_FSL
451 #define CONFIG_HAS_FSL_DR_USB
452 #endif
453
454 /*
455  * Environment
456  */
457 #if defined(CONFIG_RAMBOOT_SDCARD)
458 #define CONFIG_FSL_FIXED_MMC_LOCATION
459 #define CONFIG_SYS_MMC_ENV_DEV          0
460 #define CONFIG_ENV_SIZE                 0x2000
461 #elif defined(CONFIG_RAMBOOT_SPIFLASH)
462 #define CONFIG_ENV_SPI_BUS      0
463 #define CONFIG_ENV_SPI_CS       0
464 #define CONFIG_ENV_SPI_MAX_HZ   10000000
465 #define CONFIG_ENV_SPI_MODE     0
466 #define CONFIG_ENV_OFFSET       0x100000        /* 1MB */
467 #define CONFIG_ENV_SECT_SIZE    0x10000
468 #define CONFIG_ENV_SIZE         0x2000
469 #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
470 #define CONFIG_ENV_SIZE         CONFIG_SYS_NAND_BLOCK_SIZE
471 #define CONFIG_ENV_OFFSET       ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
472 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE)
473 #elif defined(CONFIG_SYS_RAMBOOT)
474 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_MONITOR_BASE - 0x1000)
475 #define CONFIG_ENV_SIZE                 0x2000
476 #else
477 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
478 #define CONFIG_ENV_SIZE         0x2000
479 #define CONFIG_ENV_SECT_SIZE    0x20000
480 #endif
481
482 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
483 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
484
485 /*
486  * Miscellaneous configurable options
487  */
488 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
489
490 /*
491  * For booting Linux, the board info and command line data
492  * have to be in the first 64 MB of memory, since this is
493  * the maximum mapped by the Linux kernel during initialization.
494  */
495 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
496 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
497
498 #if defined(CONFIG_CMD_KGDB)
499 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
500 #endif
501
502 /*
503  * Dynamic MTD Partition support with mtdparts
504  */
505 /*
506  * Environment Configuration
507  */
508
509 #if defined(CONFIG_TSEC_ENET)
510 #define CONFIG_HAS_ETH0
511 #define CONFIG_HAS_ETH1
512 #endif
513
514 #define CONFIG_HOSTNAME         "BSC9132qds"
515 #define CONFIG_ROOTPATH         "/opt/nfsroot"
516 #define CONFIG_BOOTFILE         "uImage"
517 #define CONFIG_UBOOTPATH        "u-boot.bin"
518
519 #ifdef CONFIG_SDCARD
520 #define CONFIG_DEF_HWCONFIG     "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
521 #else
522 #define CONFIG_DEF_HWCONFIG     "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
523 #endif
524
525 #define CONFIG_EXTRA_ENV_SETTINGS                               \
526         "netdev=eth0\0"                                         \
527         "uboot=" CONFIG_UBOOTPATH "\0"                          \
528         "loadaddr=1000000\0"                    \
529         "bootfile=uImage\0"     \
530         "consoledev=ttyS0\0"                            \
531         "ramdiskaddr=2000000\0"                 \
532         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
533         "fdtaddr=1e00000\0"                             \
534         "fdtfile=bsc9132qds.dtb\0"              \
535         "bdev=sda1\0"   \
536         CONFIG_DEF_HWCONFIG\
537         "othbootargs=mem=880M ramdisk_size=600000 " \
538                 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
539                 "isolcpus=0\0" \
540         "usbext2boot=setenv bootargs root=/dev/ram rw " \
541                 "console=$consoledev,$baudrate $othbootargs; "  \
542                 "usb start;"                    \
543                 "ext2load usb 0:4 $loadaddr $bootfile;"         \
544                 "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
545                 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
546                 "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
547         "debug_halt_off=mw ff7e0e30 0xf0000000;"
548
549 #define CONFIG_NFSBOOTCOMMAND   \
550         "setenv bootargs root=/dev/nfs rw "     \
551         "nfsroot=$serverip:$rootpath "  \
552         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
553         "console=$consoledev,$baudrate $othbootargs;" \
554         "tftp $loadaddr $bootfile;"     \
555         "tftp $fdtaddr $fdtfile;"       \
556         "bootm $loadaddr - $fdtaddr"
557
558 #define CONFIG_HDBOOT   \
559         "setenv bootargs root=/dev/$bdev rw rootdelay=30 "      \
560         "console=$consoledev,$baudrate $othbootargs;" \
561         "usb start;"    \
562         "ext2load usb 0:1 $loadaddr /boot/$bootfile;"   \
563         "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"     \
564         "bootm $loadaddr - $fdtaddr"
565
566 #define CONFIG_RAMBOOTCOMMAND           \
567         "setenv bootargs root=/dev/ram rw "     \
568         "console=$consoledev,$baudrate $othbootargs; "  \
569         "tftp $ramdiskaddr $ramdiskfile;"       \
570         "tftp $loadaddr $bootfile;"             \
571         "tftp $fdtaddr $fdtfile;"               \
572         "bootm $loadaddr $ramdiskaddr $fdtaddr"
573
574 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
575
576 #include <asm/fsl_secure_boot.h>
577
578 #endif  /* __CONFIG_H */