powerpc: P4080DS: Remove macro CONFIG_P4080DS
[platform/kernel/u-boot.git] / include / configs / BSC9131RDB.h
1 /*
2  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * BSC9131 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #define CONFIG_NAND_FSL_IFC
15
16 #ifdef CONFIG_SPIFLASH
17 #define CONFIG_RAMBOOT_SPIFLASH
18 #define CONFIG_SYS_RAMBOOT
19 #define CONFIG_SYS_EXTRA_ENV_RELOC
20 #define CONFIG_SYS_TEXT_BASE            0x11000000
21 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
22 #endif
23
24 #ifdef CONFIG_NAND
25 #define CONFIG_SPL_INIT_MINIMAL
26 #define CONFIG_SPL_NAND_BOOT
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
29
30 #define CONFIG_SYS_TEXT_BASE            0x00201000
31 #define CONFIG_SPL_TEXT_BASE            0xFFFFE000
32 #define CONFIG_SPL_MAX_SIZE             8192
33 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
34 #define CONFIG_SPL_RELOC_STACK          0x00100000
35 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
36 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
37 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
38 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
39 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
40 #endif
41
42 #ifdef CONFIG_SPL_BUILD
43 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
44 #else
45 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
46 #endif
47
48 /* High Level Configuration Options */
49 #define CONFIG_BOOKE                    /* BOOKE */
50 #define CONFIG_E500                     /* BOOKE e500 family */
51 #define CONFIG_FSL_IFC                  /* Enable IFC Support */
52 #define CONFIG_FSL_CAAM                 /* Enable SEC/CAAM */
53
54 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
55 #define CONFIG_TSEC_ENET
56 #define CONFIG_ENV_OVERWRITE
57
58 #define CONFIG_DDR_CLK_FREQ     66666666 /* DDRCLK on 9131 RDB */
59 #if defined(CONFIG_SYS_CLK_100)
60 #define CONFIG_SYS_CLK_FREQ    100000000 /* SYSCLK for 9131 RDB */
61 #else
62 #define CONFIG_SYS_CLK_FREQ     66666666 /* SYSCLK for 9131 RDB */
63 #endif
64
65 #define CONFIG_HWCONFIG
66 /*
67  * These can be toggled for performance analysis, otherwise use default.
68  */
69 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
70 #define CONFIG_BTB                      /* enable branch predition */
71
72 #define CONFIG_SYS_MEMTEST_START        0x01000000      /* memtest works on */
73 #define CONFIG_SYS_MEMTEST_END          0x01ffffff
74
75 /* DDR Setup */
76 #define CONFIG_SYS_FSL_DDR3
77 #undef CONFIG_SYS_DDR_RAW_TIMING
78 #undef CONFIG_DDR_SPD
79 #define CONFIG_SYS_SPD_BUS_NUM          0
80 #define SPD_EEPROM_ADDRESS              0x52 /* I2C access */
81
82 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
83
84 #ifndef __ASSEMBLY__
85 extern unsigned long get_sdram_size(void);
86 #endif
87 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
88 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
89 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
90
91 #define CONFIG_NUM_DDR_CONTROLLERS      1
92 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
93 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
94
95 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
96 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
97 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
98
99 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
100 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
101 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
102 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
103
104 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
105 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
106 #define CONFIG_SYS_DDR_RCW_1            0x00000000
107 #define CONFIG_SYS_DDR_RCW_2            0x00000000
108 #define CONFIG_SYS_DDR_CONTROL          0xC70C0000      /* Type = DDR3  */
109 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
110 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
111 #define CONFIG_SYS_DDR_TIMING_5         0x02401400
112
113 #define CONFIG_SYS_DDR_TIMING_3_800             0x00030000
114 #define CONFIG_SYS_DDR_TIMING_0_800             0x00110104
115 #define CONFIG_SYS_DDR_TIMING_1_800             0x6f6b8644
116 #define CONFIG_SYS_DDR_TIMING_2_800             0x0fa888cf
117 #define CONFIG_SYS_DDR_CLK_CTRL_800             0x03000000
118 #define CONFIG_SYS_DDR_MODE_1_800               0x00441420
119 #define CONFIG_SYS_DDR_MODE_2_800               0x8000c000
120 #define CONFIG_SYS_DDR_INTERVAL_800             0x0c300100
121 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800        0x8675f608
122
123 /*
124  * Base addresses -- Note these are effective addresses where the
125  * actual resources get mapped (not physical addresses)
126  */
127 /* relocated CCSRBAR */
128 #define CONFIG_SYS_CCSRBAR      CONFIG_SYS_CCSRBAR_DEFAULT
129 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR_DEFAULT
130
131 #define CONFIG_SYS_IMMR         CONFIG_SYS_CCSRBAR      /* PQII uses */
132                                                         /* CONFIG_SYS_IMMR */
133 /* DSP CCSRBAR */
134 #define CONFIG_SYS_FSL_DSP_CCSRBAR      CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
135 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
136
137 /*
138  * Memory map
139  *
140  * 0x0000_0000  0x3FFF_FFFF     DDR                     1G cacheable
141  * 0x8800_0000  0x8810_0000     IFC internal SRAM               1M
142  * 0xB000_0000  0xB0FF_FFFF     DSP core M2 memory      16M
143  * 0xC100_0000  0xC13F_FFFF     MAPLE-2F                4M
144  * 0xC1F0_0000  0xC1F3_FFFF     PA L2 SRAM Region 0     256K
145  * 0xC1F8_0000  0xC1F9_FFFF     PA L2 SRAM Region 1     128K
146  * 0xFED0_0000  0xFED0_3FFF     SEC Secured RAM         16K
147  * 0xFF60_0000  0xFF6F_FFFF     DSP CCSR                1M
148  * 0xFF70_0000  0xFF7F_FFFF     PA CCSR                 1M
149  * 0xFF80_0000  0xFFFF_FFFF     Boot Page & NAND flash buffer   8M
150  *
151  */
152
153 /*
154  * IFC Definitions
155  */
156 #define CONFIG_SYS_NO_FLASH
157
158 /* NAND Flash on IFC */
159 #define CONFIG_SYS_NAND_BASE            0xff800000
160 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
161
162 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
163                                 | CSPR_PORT_SIZE_8      /* Port Size = 8 bit*/ \
164                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
165                                 | CSPR_V)
166 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
167
168 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
169                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
170                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
171                                 | CSOR_NAND_RAL_2       /* RAL = 2Byes */ \
172                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
173                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
174                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
175
176 /* NAND Flash Timing Params */
177 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x03)  \
178                                         | FTIM0_NAND_TWP(0x05)   \
179                                         | FTIM0_NAND_TWCHT(0x02) \
180                                         | FTIM0_NAND_TWH(0x04))
181 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x1C) \
182                                         | FTIM1_NAND_TWBE(0x1E) \
183                                         | FTIM1_NAND_TRR(0x07)  \
184                                         | FTIM1_NAND_TRP(0x05))
185 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x08)  \
186                                         | FTIM2_NAND_TREH(0x04) \
187                                         | FTIM2_NAND_TWHRE(0x11))
188 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
189
190 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
191 #define CONFIG_SYS_MAX_NAND_DEVICE      1
192 #define CONFIG_CMD_NAND
193 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
194
195 #define CONFIG_SYS_NAND_DDR_LAW         11
196
197 /* Set up IFC registers for boot location NAND */
198 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
199 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
200 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
201 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
202 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
203 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
204 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
205
206 #define CONFIG_BOARD_EARLY_INIT_F       /* Call board_pre_init */
207
208 #define CONFIG_SYS_INIT_RAM_LOCK
209 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* stack in RAM */
210 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000/* End of used area in RAM */
211
212 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
213                                                 - GENERATED_GBL_DATA_SIZE)
214 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
215
216 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
217 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc*/
218
219 /* Serial Port */
220 #define CONFIG_CONS_INDEX       1
221 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
222 #define CONFIG_SYS_NS16550_SERIAL
223 #define CONFIG_SYS_NS16550_REG_SIZE     1
224 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
225 #ifdef CONFIG_SPL_BUILD
226 #define CONFIG_NS16550_MIN_FUNCTIONS
227 #endif
228
229 #define CONFIG_SYS_BAUDRATE_TABLE       \
230         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
231
232 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
233
234 #define CONFIG_SYS_I2C
235 #define CONFIG_SYS_I2C_FSL
236 #define CONFIG_SYS_FSL_I2C_SPEED        400000
237 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
238 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
239
240 /* I2C EEPROM */
241 #define CONFIG_CMD_EEPROM
242 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
243 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
244 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
245
246 /* eSPI - Enhanced SPI */
247 #ifdef CONFIG_FSL_ESPI
248 #define CONFIG_SF_DEFAULT_SPEED         10000000
249 #define CONFIG_SF_DEFAULT_MODE          SPI_MODE_0
250 #endif
251
252 #if defined(CONFIG_TSEC_ENET)
253
254 #define CONFIG_MII                      /* MII PHY management */
255 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
256 #define CONFIG_TSEC1    1
257 #define CONFIG_TSEC1_NAME       "eTSEC1"
258 #define CONFIG_TSEC2    1
259 #define CONFIG_TSEC2_NAME       "eTSEC2"
260
261 #define TSEC1_PHY_ADDR          0
262 #define TSEC2_PHY_ADDR          3
263
264 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
265 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
266
267 #define TSEC1_PHYIDX            0
268
269 #define TSEC2_PHYIDX            0
270
271 #define CONFIG_ETHPRIME         "eTSEC1"
272
273 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
274
275 #endif  /* CONFIG_TSEC_ENET */
276
277 /*
278  * Environment
279  */
280 #if defined(CONFIG_RAMBOOT_SPIFLASH)
281 #define CONFIG_ENV_IS_IN_SPI_FLASH
282 #define CONFIG_ENV_SPI_BUS      0
283 #define CONFIG_ENV_SPI_CS       0
284 #define CONFIG_ENV_SPI_MAX_HZ   10000000
285 #define CONFIG_ENV_SPI_MODE     0
286 #define CONFIG_ENV_OFFSET       0x100000        /* 1MB */
287 #define CONFIG_ENV_SECT_SIZE    0x10000
288 #define CONFIG_ENV_SIZE         0x2000
289 #elif defined(CONFIG_NAND)
290 #define CONFIG_ENV_IS_IN_NAND
291 #define CONFIG_SYS_EXTRA_ENV_RELOC
292 #define CONFIG_ENV_SIZE         CONFIG_SYS_NAND_BLOCK_SIZE
293 #define CONFIG_ENV_OFFSET       ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
294 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE)
295 #elif defined(CONFIG_SYS_RAMBOOT)
296 #define CONFIG_ENV_IS_NOWHERE   /* Store ENV in memory only */
297 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
298 #define CONFIG_ENV_SIZE         0x2000
299 #endif
300
301 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
302 #define CONFIG_SYS_LOADS_BAUD_CHANGE            /* allow baudrate change */
303
304 /*
305  * Command line configuration.
306  */
307 #define CONFIG_CMD_ERRATA
308 #define CONFIG_CMD_IRQ
309 #define CONFIG_DOS_PARTITION
310 #define CONFIG_CMD_REGINFO
311
312 /*
313  * Miscellaneous configurable options
314  */
315 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
316 #define CONFIG_CMDLINE_EDITING                  /* Command-line editing */
317 #define CONFIG_AUTO_COMPLETE                    /* add autocompletion support */
318 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
319
320 #if defined(CONFIG_CMD_KGDB)
321 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
322 #else
323 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
324 #endif
325 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
326                                                 /* Print Buffer Size */
327 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
328 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
329
330 /*
331  * For booting Linux, the board info and command line data
332  * have to be in the first 64 MB of memory, since this is
333  * the maximum mapped by the Linux kernel during initialization.
334  */
335 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
336 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
337
338 #if defined(CONFIG_CMD_KGDB)
339 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
340 #endif
341
342 /* Hash command with SHA acceleration supported in hardware */
343 #ifdef CONFIG_FSL_CAAM
344 #define CONFIG_CMD_HASH
345 #define CONFIG_SHA_HW_ACCEL
346 #endif
347
348 #define CONFIG_USB_EHCI
349
350 #ifdef CONFIG_USB_EHCI
351 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
352 #define CONFIG_USB_EHCI_FSL
353 #define CONFIG_HAS_FSL_DR_USB
354 #endif
355
356 /*
357  * Dynamic MTD Partition support with mtdparts
358  */
359 #define CONFIG_MTD_DEVICE
360 #define CONFIG_MTD_PARTITIONS
361 #define CONFIG_CMD_MTDPARTS
362 #define MTDIDS_DEFAULT "nand0=ff800000.flash,"
363 #define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \
364                         "8m(kernel),512k(dtb),-(fs)"
365
366 /*
367  * Environment Configuration
368  */
369
370 #if defined(CONFIG_TSEC_ENET)
371 #define CONFIG_HAS_ETH0
372 #endif
373
374 #define CONFIG_HOSTNAME         BSC9131rdb
375 #define CONFIG_ROOTPATH         "/opt/nfsroot"
376 #define CONFIG_BOOTFILE         "uImage"
377 #define CONFIG_UBOOTPATH        "u-boot.bin" /* U-Boot image on TFTP server */
378
379 #define CONFIG_BAUDRATE         115200
380
381 #define CONFIG_EXTRA_ENV_SETTINGS                               \
382         "netdev=eth0\0"                                         \
383         "uboot=" CONFIG_UBOOTPATH "\0"                          \
384         "loadaddr=1000000\0"                    \
385         "bootfile=uImage\0"     \
386         "consoledev=ttyS0\0"                            \
387         "ramdiskaddr=2000000\0"                 \
388         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
389         "fdtaddr=1e00000\0"                             \
390         "fdtfile=bsc9131rdb.dtb\0"              \
391         "bdev=sda1\0"   \
392         "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
393         "bootm_size=0x37000000\0"       \
394         "othbootargs=ramdisk_size=600000 " \
395         "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
396         "usbext2boot=setenv bootargs root=/dev/ram rw " \
397         "console=$consoledev,$baudrate $othbootargs; "  \
398         "usb start;"                    \
399         "ext2load usb 0:4 $loadaddr $bootfile;"         \
400         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
401         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
402         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
403
404 #define CONFIG_RAMBOOTCOMMAND           \
405         "setenv bootargs root=/dev/ram rw "     \
406         "console=$consoledev,$baudrate $othbootargs; "  \
407         "tftp $ramdiskaddr $ramdiskfile;"       \
408         "tftp $loadaddr $bootfile;"             \
409         "tftp $fdtaddr $fdtfile;"               \
410         "bootm $loadaddr $ramdiskaddr $fdtaddr"
411
412 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
413
414 #endif  /* __CONFIG_H */