cgtqmx6eval: Add USB support
[platform/kernel/u-boot.git] / include / configs / B4860QDS.h
1 /*
2  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_SYS_GENERIC_BOARD
11 #define CONFIG_DISPLAY_BOARDINFO
12
13 /*
14  * B4860 QDS board configuration file
15  */
16 #define CONFIG_B4860QDS
17 #define CONFIG_PHYS_64BIT
18
19 #ifdef CONFIG_RAMBOOT_PBL
20 #define CONFIG_SYS_FSL_PBL_PBI  $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
21 #define CONFIG_SYS_FSL_PBL_RCW  $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
22 #ifndef CONFIG_NAND
23 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
24 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
25 #else
26 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
27 #define CONFIG_SPL_ENV_SUPPORT
28 #define CONFIG_SPL_SERIAL_SUPPORT
29 #define CONFIG_SPL_FLUSH_IMAGE
30 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
31 #define CONFIG_SPL_LIBGENERIC_SUPPORT
32 #define CONFIG_SPL_LIBCOMMON_SUPPORT
33 #define CONFIG_SPL_I2C_SUPPORT
34 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
35 #define CONFIG_FSL_LAW                 /* Use common FSL init code */
36 #define CONFIG_SYS_TEXT_BASE            0x00201000
37 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
38 #define CONFIG_SPL_PAD_TO               0x40000
39 #define CONFIG_SPL_MAX_SIZE             0x28000
40 #define RESET_VECTOR_OFFSET             0x27FFC
41 #define BOOT_PAGE_OFFSET                0x27000
42 #define CONFIG_SPL_NAND_SUPPORT
43 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
44 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
45 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
46 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
47 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
48 #define CONFIG_SPL_NAND_BOOT
49 #ifdef CONFIG_SPL_BUILD
50 #define CONFIG_SPL_SKIP_RELOCATE
51 #define CONFIG_SPL_COMMON_INIT_DDR
52 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
53 #define CONFIG_SYS_NO_FLASH
54 #endif
55 #endif
56 #endif
57
58 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
59 /* Set 1M boot space */
60 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
61 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
62                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
63 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
64 #define CONFIG_SYS_NO_FLASH
65 #endif
66
67 /* High Level Configuration Options */
68 #define CONFIG_BOOKE
69 #define CONFIG_E500                     /* BOOKE e500 family */
70 #define CONFIG_E500MC                   /* BOOKE e500mc family */
71 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
72 #define CONFIG_MP                       /* support multiple processors */
73
74 #ifndef CONFIG_SYS_TEXT_BASE
75 #define CONFIG_SYS_TEXT_BASE    0xeff40000
76 #endif
77
78 #ifndef CONFIG_RESET_VECTOR_ADDRESS
79 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
80 #endif
81
82 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
83 #define CONFIG_SYS_NUM_CPC              CONFIG_NUM_DDR_CONTROLLERS
84 #define CONFIG_FSL_IFC                  /* Enable IFC Support */
85 #define CONFIG_FSL_CAAM                 /* Enable SEC/CAAM */
86 #define CONFIG_PCI                      /* Enable PCI/PCIE */
87 #define CONFIG_PCIE1                    /* PCIE controler 1 */
88 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
89 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
90
91 #ifndef CONFIG_PPC_B4420
92 #define CONFIG_SYS_SRIO
93 #define CONFIG_SRIO1                    /* SRIO port 1 */
94 #define CONFIG_SRIO2                    /* SRIO port 2 */
95 #define CONFIG_SRIO_PCIE_BOOT_MASTER
96 #endif
97
98 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
99
100 /* I2C bus multiplexer */
101 #define I2C_MUX_PCA_ADDR                0x77
102
103 /* VSC Crossbar switches */
104 #define CONFIG_VSC_CROSSBAR
105 #define I2C_CH_DEFAULT                  0x8
106 #define I2C_CH_VSC3316                  0xc
107 #define I2C_CH_VSC3308                  0xd
108
109 #define VSC3316_TX_ADDRESS              0x70
110 #define VSC3316_RX_ADDRESS              0x71
111 #define VSC3308_TX_ADDRESS              0x02
112 #define VSC3308_RX_ADDRESS              0x03
113
114 /* IDT clock synthesizers */
115 #define CONFIG_IDT8T49N222A
116 #define I2C_CH_IDT                     0x9
117
118 #define IDT_SERDES1_ADDRESS            0x6E
119 #define IDT_SERDES2_ADDRESS            0x6C
120
121 /* Voltage monitor on channel 2*/
122 #define I2C_MUX_CH_VOL_MONITOR          0xa
123 #define I2C_VOL_MONITOR_ADDR            0x40
124 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
125 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
126 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
127
128 #define CONFIG_ZM7300
129 #define I2C_MUX_CH_DPM                  0xa
130 #define I2C_DPM_ADDR                    0x28
131
132 #define CONFIG_ENV_OVERWRITE
133
134 #ifdef CONFIG_SYS_NO_FLASH
135 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
136 #define CONFIG_ENV_IS_NOWHERE
137 #endif
138 #else
139 #define CONFIG_FLASH_CFI_DRIVER
140 #define CONFIG_SYS_FLASH_CFI
141 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
142 #endif
143
144 #if defined(CONFIG_SPIFLASH)
145 #define CONFIG_SYS_EXTRA_ENV_RELOC
146 #define CONFIG_ENV_IS_IN_SPI_FLASH
147 #define CONFIG_ENV_SPI_BUS              0
148 #define CONFIG_ENV_SPI_CS               0
149 #define CONFIG_ENV_SPI_MAX_HZ           10000000
150 #define CONFIG_ENV_SPI_MODE             0
151 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
152 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
153 #define CONFIG_ENV_SECT_SIZE            0x10000
154 #elif defined(CONFIG_SDCARD)
155 #define CONFIG_SYS_EXTRA_ENV_RELOC
156 #define CONFIG_ENV_IS_IN_MMC
157 #define CONFIG_SYS_MMC_ENV_DEV          0
158 #define CONFIG_ENV_SIZE                 0x2000
159 #define CONFIG_ENV_OFFSET               (512 * 1097)
160 #elif defined(CONFIG_NAND)
161 #define CONFIG_SYS_EXTRA_ENV_RELOC
162 #define CONFIG_ENV_IS_IN_NAND
163 #define CONFIG_ENV_SIZE                 0x2000
164 #define CONFIG_ENV_OFFSET               (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
165 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
166 #define CONFIG_ENV_IS_IN_REMOTE
167 #define CONFIG_ENV_ADDR         0xffe20000
168 #define CONFIG_ENV_SIZE         0x2000
169 #elif defined(CONFIG_ENV_IS_NOWHERE)
170 #define CONFIG_ENV_SIZE         0x2000
171 #else
172 #define CONFIG_ENV_IS_IN_FLASH
173 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
174 #define CONFIG_ENV_SIZE         0x2000
175 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
176 #endif
177
178 #ifndef __ASSEMBLY__
179 unsigned long get_board_sys_clk(void);
180 unsigned long get_board_ddr_clk(void);
181 #endif
182 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk() /* sysclk for MPC85xx */
183 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk()
184
185 /*
186  * These can be toggled for performance analysis, otherwise use default.
187  */
188 #define CONFIG_SYS_CACHE_STASHING
189 #define CONFIG_BTB                      /* toggle branch predition */
190 #define CONFIG_DDR_ECC
191 #ifdef CONFIG_DDR_ECC
192 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
193 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
194 #endif
195
196 #define CONFIG_ENABLE_36BIT_PHYS
197
198 #ifdef CONFIG_PHYS_64BIT
199 #define CONFIG_ADDR_MAP
200 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
201 #endif
202
203 #if 0
204 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
205 #endif
206 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
207 #define CONFIG_SYS_MEMTEST_END          0x00400000
208 #define CONFIG_SYS_ALT_MEMTEST
209 #define CONFIG_PANIC_HANG       /* do not reset board on panic */
210
211 /*
212  *  Config the L3 Cache as L3 SRAM
213  */
214 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
215 #define CONFIG_SYS_L3_SIZE              256 << 10
216 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
217 #ifdef CONFIG_NAND
218 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
219 #endif
220 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
221 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
222 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
223 #define CONFIG_SPL_RELOC_STACK_SIZE     (22 << 10)
224
225 #ifdef CONFIG_PHYS_64BIT
226 #define CONFIG_SYS_DCSRBAR              0xf0000000
227 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
228 #endif
229
230 /* EEPROM */
231 #define CONFIG_ID_EEPROM
232 #define CONFIG_SYS_I2C_EEPROM_NXID
233 #define CONFIG_SYS_EEPROM_BUS_NUM       0
234 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
235 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
236 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
237 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
238
239 /*
240  * DDR Setup
241  */
242 #define CONFIG_VERY_BIG_RAM
243 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
244 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
245
246 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
247 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
248 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
249
250 #define CONFIG_DDR_SPD
251 #define CONFIG_SYS_DDR_RAW_TIMING
252 #define CONFIG_SYS_FSL_DDR3
253 #ifndef CONFIG_SPL_BUILD
254 #define CONFIG_FSL_DDR_INTERACTIVE
255 #endif
256
257 #define CONFIG_SYS_SPD_BUS_NUM  0
258 #define SPD_EEPROM_ADDRESS1     0x51
259 #define SPD_EEPROM_ADDRESS2     0x53
260
261 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
262 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
263
264 /*
265  * IFC Definitions
266  */
267 #define CONFIG_SYS_FLASH_BASE   0xe0000000
268 #ifdef CONFIG_PHYS_64BIT
269 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
270 #else
271 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
272 #endif
273
274 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
275 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
276                                 + 0x8000000) | \
277                                 CSPR_PORT_SIZE_16 | \
278                                 CSPR_MSEL_NOR | \
279                                 CSPR_V)
280 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
281 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
282                                 CSPR_PORT_SIZE_16 | \
283                                 CSPR_MSEL_NOR | \
284                                 CSPR_V)
285 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128 * 1024 * 1024)
286 /* NOR Flash Timing Params */
287 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(4)
288 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x01) | \
289                                 FTIM0_NOR_TEADC(0x04) | \
290                                 FTIM0_NOR_TEAHC(0x20))
291 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
292                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
293                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
294 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x01) | \
295                                 FTIM2_NOR_TCH(0x0E) | \
296                                 FTIM2_NOR_TWPH(0x0E) | \
297                                 FTIM2_NOR_TWP(0x1c))
298 #define CONFIG_SYS_NOR_FTIM3    0x0
299
300 #define CONFIG_SYS_FLASH_QUIET_TEST
301 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
302
303 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
304 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
305 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
306 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
307
308 #define CONFIG_SYS_FLASH_EMPTY_INFO
309 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
310                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
311
312 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
313 #define CONFIG_FSL_QIXIS_V2
314 #define QIXIS_BASE              0xffdf0000
315 #ifdef CONFIG_PHYS_64BIT
316 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
317 #else
318 #define QIXIS_BASE_PHYS         QIXIS_BASE
319 #endif
320 #define QIXIS_LBMAP_SWITCH              0x01
321 #define QIXIS_LBMAP_MASK                0x0f
322 #define QIXIS_LBMAP_SHIFT               0
323 #define QIXIS_LBMAP_DFLTBANK            0x00
324 #define QIXIS_LBMAP_ALTBANK             0x02
325 #define QIXIS_RST_CTL_RESET             0x31
326 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
327 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
328 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
329
330 #define CONFIG_SYS_CSPR3_EXT    (0xf)
331 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
332                                 | CSPR_PORT_SIZE_8 \
333                                 | CSPR_MSEL_GPCM \
334                                 | CSPR_V)
335 #define CONFIG_SYS_AMASK3       IFC_AMASK(4 * 1024)
336 #define CONFIG_SYS_CSOR3        0x0
337 /* QIXIS Timing parameters for IFC CS3 */
338 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
339                                         FTIM0_GPCM_TEADC(0x0e) | \
340                                         FTIM0_GPCM_TEAHC(0x0e))
341 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
342                                         FTIM1_GPCM_TRAD(0x1f))
343 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
344                                         FTIM2_GPCM_TCH(0x8) | \
345                                         FTIM2_GPCM_TWP(0x1f))
346 #define CONFIG_SYS_CS3_FTIM3            0x0
347
348 /* NAND Flash on IFC */
349 #define CONFIG_NAND_FSL_IFC
350 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
351 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
352 #define CONFIG_SYS_NAND_BASE            0xff800000
353 #ifdef CONFIG_PHYS_64BIT
354 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
355 #else
356 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
357 #endif
358
359 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
360 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
361                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
362                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
363                                 | CSPR_V)
364 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
365
366 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
367                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
368                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
369                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
370                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
371                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
372                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
373
374 #define CONFIG_SYS_NAND_ONFI_DETECTION
375
376 /* ONFI NAND Flash mode0 Timing Params */
377 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
378                                         FTIM0_NAND_TWP(0x18)   | \
379                                         FTIM0_NAND_TWCHT(0x07) | \
380                                         FTIM0_NAND_TWH(0x0a))
381 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
382                                         FTIM1_NAND_TWBE(0x39)  | \
383                                         FTIM1_NAND_TRR(0x0e)   | \
384                                         FTIM1_NAND_TRP(0x18))
385 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
386                                         FTIM2_NAND_TREH(0x0a) | \
387                                         FTIM2_NAND_TWHRE(0x1e))
388 #define CONFIG_SYS_NAND_FTIM3           0x0
389
390 #define CONFIG_SYS_NAND_DDR_LAW         11
391
392 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
393 #define CONFIG_SYS_MAX_NAND_DEVICE      1
394 #define CONFIG_CMD_NAND
395
396 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
397
398 #if defined(CONFIG_NAND)
399 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
400 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
401 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
402 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
403 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
404 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
405 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
406 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
407 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
408 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
409 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
410 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
411 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
412 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
413 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
414 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
415 #else
416 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
417 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
418 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
419 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
420 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
421 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
422 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
423 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
424 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
425 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
426 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
427 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
428 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
429 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
430 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
431 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
432 #endif
433 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
434 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
435 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
436 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
437 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
438 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
439 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
440 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
441
442 #ifdef CONFIG_SPL_BUILD
443 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
444 #else
445 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
446 #endif
447
448 #if defined(CONFIG_RAMBOOT_PBL)
449 #define CONFIG_SYS_RAMBOOT
450 #endif
451
452 #define CONFIG_BOARD_EARLY_INIT_R
453 #define CONFIG_MISC_INIT_R
454
455 #define CONFIG_HWCONFIG
456
457 /* define to use L1 as initial stack */
458 #define CONFIG_L1_INIT_RAM
459 #define CONFIG_SYS_INIT_RAM_LOCK
460 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
461 #ifdef CONFIG_PHYS_64BIT
462 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
463 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe0ec000
464 /* The assembler doesn't like typecast */
465 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
466         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
467           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
468 #else
469 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe0ec000 /* Initial L1 address */
470 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
471 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
472 #endif
473 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
474
475 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
476                                         GENERATED_GBL_DATA_SIZE)
477 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
478
479 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
480 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
481
482 /* Serial Port - controlled on board with jumper J8
483  * open - index 2
484  * shorted - index 1
485  */
486 #define CONFIG_CONS_INDEX       1
487 #define CONFIG_SYS_NS16550
488 #define CONFIG_SYS_NS16550_SERIAL
489 #define CONFIG_SYS_NS16550_REG_SIZE     1
490 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
491
492 #define CONFIG_SYS_BAUDRATE_TABLE       \
493         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
494
495 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
496 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
497 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
498 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
499 #define CONFIG_SERIAL_MULTI             /* Enable both serial ports */
500 #ifndef CONFIG_SPL_BUILD
501 #define CONFIG_SYS_CONSOLE_IS_IN_ENV    /* determine from environment */
502 #endif
503
504
505 /* Use the HUSH parser */
506 #define CONFIG_SYS_HUSH_PARSER
507 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
508
509 /* pass open firmware flat tree */
510 #define CONFIG_OF_LIBFDT
511 #define CONFIG_OF_BOARD_SETUP
512 #define CONFIG_OF_STDOUT_VIA_ALIAS
513
514 /* new uImage format support */
515 #define CONFIG_FIT
516 #define CONFIG_FIT_VERBOSE      /* enable fit_format_{error,warning}() */
517
518 /* I2C */
519 #define CONFIG_SYS_I2C
520 #define CONFIG_SYS_I2C_FSL              /* Use FSL common I2C driver */
521 #define CONFIG_SYS_FSL_I2C_SPEED        400000  /* I2C speed in Hz */
522 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
523 #define CONFIG_SYS_FSL_I2C2_SPEED       400000  /* I2C speed in Hz */
524 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
525 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
526 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x119000
527
528 /*
529  * RTC configuration
530  */
531 #define RTC
532 #define CONFIG_RTC_DS3231               1
533 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
534
535 /*
536  * RapidIO
537  */
538 #ifdef CONFIG_SYS_SRIO
539 #ifdef CONFIG_SRIO1
540 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
541 #ifdef CONFIG_PHYS_64BIT
542 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
543 #else
544 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
545 #endif
546 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
547 #endif
548
549 #ifdef CONFIG_SRIO2
550 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
551 #ifdef CONFIG_PHYS_64BIT
552 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
553 #else
554 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
555 #endif
556 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
557 #endif
558 #endif
559
560 /*
561  * for slave u-boot IMAGE instored in master memory space,
562  * PHYS must be aligned based on the SIZE
563  */
564 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
565 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
566 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
567 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
568 /*
569  * for slave UCODE and ENV instored in master memory space,
570  * PHYS must be aligned based on the SIZE
571  */
572 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
573 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
574 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
575
576 /* slave core release by master*/
577 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
578 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
579
580 /*
581  * SRIO_PCIE_BOOT - SLAVE
582  */
583 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
584 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
585 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
586                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
587 #endif
588
589 /*
590  * eSPI - Enhanced SPI
591  */
592 #define CONFIG_FSL_ESPI
593 #define CONFIG_SPI_FLASH_SST
594 #define CONFIG_CMD_SF
595 #define CONFIG_SF_DEFAULT_SPEED         10000000
596 #define CONFIG_SF_DEFAULT_MODE          0
597
598 /*
599  * MAPLE
600  */
601 #ifdef CONFIG_PHYS_64BIT
602 #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
603 #else
604 #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
605 #endif
606
607 /*
608  * General PCI
609  * Memory space is mapped 1-1, but I/O space must start from 0.
610  */
611
612 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
613 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
614 #ifdef CONFIG_PHYS_64BIT
615 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
616 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
617 #else
618 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
619 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
620 #endif
621 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
622 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
623 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
624 #ifdef CONFIG_PHYS_64BIT
625 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
626 #else
627 #define CONFIG_SYS_PCIE1_IO_PHYS        0xf8000000
628 #endif
629 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
630
631 /* Qman/Bman */
632 #ifndef CONFIG_NOBQFMAN
633 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
634 #define CONFIG_SYS_BMAN_NUM_PORTALS     25
635 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
636 #ifdef CONFIG_PHYS_64BIT
637 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
638 #else
639 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
640 #endif
641 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
642 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
643 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
644 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
645 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
646 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
647                                         CONFIG_SYS_BMAN_CENA_SIZE)
648 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
649 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
650 #define CONFIG_SYS_QMAN_NUM_PORTALS     25
651 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
652 #ifdef CONFIG_PHYS_64BIT
653 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
654 #else
655 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
656 #endif
657 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
658 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
659 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
660 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
661 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
662 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
663                                         CONFIG_SYS_QMAN_CENA_SIZE)
664 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
665 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
666
667 #define CONFIG_SYS_DPAA_FMAN
668
669 #define CONFIG_SYS_DPAA_RMAN
670
671 /* Default address of microcode for the Linux Fman driver */
672 #if defined(CONFIG_SPIFLASH)
673 /*
674  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
675  * env, so we got 0x110000.
676  */
677 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
678 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
679 #elif defined(CONFIG_SDCARD)
680 /*
681  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
682  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
683  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
684  */
685 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
686 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130)
687 #elif defined(CONFIG_NAND)
688 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
689 #define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE)
690 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
691 /*
692  * Slave has no ucode locally, it can fetch this from remote. When implementing
693  * in two corenet boards, slave's ucode could be stored in master's memory
694  * space, the address can be mapped from slave TLB->slave LAW->
695  * slave SRIO or PCIE outbound window->master inbound window->
696  * master LAW->the ucode address in master's memory space.
697  */
698 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
699 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
700 #else
701 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
702 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
703 #endif
704 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
705 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
706 #endif /* CONFIG_NOBQFMAN */
707
708 #ifdef CONFIG_SYS_DPAA_FMAN
709 #define CONFIG_FMAN_ENET
710 #define CONFIG_PHYLIB_10G
711 #define CONFIG_PHY_VITESSE
712 #define CONFIG_PHY_TERANETICS
713 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
714 #define SGMII_CARD_PORT2_PHY_ADDR 0x10
715 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
716 #define SGMII_CARD_PORT4_PHY_ADDR 0x11
717 #endif
718
719 #ifdef CONFIG_PCI
720 #define CONFIG_PCI_INDIRECT_BRIDGE
721 #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
722 #define CONFIG_E1000
723
724 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
725 #define CONFIG_DOS_PARTITION
726 #endif  /* CONFIG_PCI */
727
728 #ifdef CONFIG_FMAN_ENET
729 #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
730 #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
731
732 /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
733 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7       /*SLOT 1*/
734 #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6       /*SLOT 2*/
735
736
737 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
738 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
739 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
740 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
741
742 #define CONFIG_MII              /* MII PHY management */
743 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
744 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
745 #endif
746
747 #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
748
749 /*
750  * Environment
751  */
752 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
753 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
754
755 /*
756  * Command line configuration.
757  */
758 #define CONFIG_CMD_DATE
759 #define CONFIG_CMD_DHCP
760 #define CONFIG_CMD_EEPROM
761 #define CONFIG_CMD_ELF
762 #define CONFIG_CMD_ERRATA
763 #define CONFIG_CMD_GREPENV
764 #define CONFIG_CMD_IRQ
765 #define CONFIG_CMD_I2C
766 #define CONFIG_CMD_MII
767 #define CONFIG_CMD_PING
768 #define CONFIG_CMD_REGINFO
769
770 #ifdef CONFIG_PCI
771 #define CONFIG_CMD_PCI
772 #endif
773
774 /* Hash command with SHA acceleration supported in hardware */
775 #ifdef CONFIG_FSL_CAAM
776 #define CONFIG_CMD_HASH
777 #define CONFIG_SHA_HW_ACCEL
778 #endif
779
780 /*
781 * USB
782 */
783 #define CONFIG_HAS_FSL_DR_USB
784
785 #ifdef CONFIG_HAS_FSL_DR_USB
786 #define CONFIG_USB_EHCI
787
788 #ifdef CONFIG_USB_EHCI
789 #define CONFIG_CMD_USB
790 #define CONFIG_USB_STORAGE
791 #define CONFIG_USB_EHCI_FSL
792 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
793 #define CONFIG_CMD_EXT2
794 #endif
795 #endif
796
797 /*
798  * Miscellaneous configurable options
799  */
800 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
801 #define CONFIG_CMDLINE_EDITING                  /* Command-line editing */
802 #define CONFIG_AUTO_COMPLETE                    /* add autocompletion support */
803 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
804 #ifdef CONFIG_CMD_KGDB
805 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
806 #else
807 #define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size */
808 #endif
809 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
810 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
811 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
812
813 /*
814  * For booting Linux, the board info and command line data
815  * have to be in the first 64 MB of memory, since this is
816  * the maximum mapped by the Linux kernel during initialization.
817  */
818 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
819 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
820
821 #ifdef CONFIG_CMD_KGDB
822 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
823 #endif
824
825 /*
826  * Environment Configuration
827  */
828 #define CONFIG_ROOTPATH         "/opt/nfsroot"
829 #define CONFIG_BOOTFILE         "uImage"
830 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
831
832 /* default location for tftp and bootm */
833 #define CONFIG_LOADADDR         1000000
834
835 #define CONFIG_BOOTDELAY        10      /* -1 disables auto-boot */
836
837 #define CONFIG_BAUDRATE 115200
838
839 #define __USB_PHY_TYPE  ulpi
840
841 #ifdef CONFIG_PPC_B4860
842 #define HWCONFIG        "hwconfig=fsl_ddr:ctlr_intlv=null,"     \
843                         "bank_intlv=cs0_cs1;"   \
844                         "en_cpc:cpc2;"
845 #else
846 #define HWCONFIG        "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
847 #endif
848
849 #define CONFIG_EXTRA_ENV_SETTINGS                               \
850         HWCONFIG                                                \
851         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
852         "netdev=eth0\0"                                         \
853         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
854         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"                     \
855         "tftpflash=tftpboot $loadaddr $uboot && "               \
856         "protect off $ubootaddr +$filesize && "                 \
857         "erase $ubootaddr +$filesize && "                       \
858         "cp.b $loadaddr $ubootaddr $filesize && "               \
859         "protect on $ubootaddr +$filesize && "                  \
860         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
861         "consoledev=ttyS0\0"                                    \
862         "ramdiskaddr=2000000\0"                                 \
863         "ramdiskfile=b4860qds/ramdisk.uboot\0"                  \
864         "fdtaddr=c00000\0"                                      \
865         "fdtfile=b4860qds/b4860qds.dtb\0"                               \
866         "bdev=sda3\0"
867
868 /* For emulation this causes u-boot to jump to the start of the proof point
869    app code automatically */
870 #define CONFIG_PROOF_POINTS                     \
871  "setenv bootargs root=/dev/$bdev rw "          \
872  "console=$consoledev,$baudrate $othbootargs;"  \
873  "cpu 1 release 0x29000000 - - -;"              \
874  "cpu 2 release 0x29000000 - - -;"              \
875  "cpu 3 release 0x29000000 - - -;"              \
876  "cpu 4 release 0x29000000 - - -;"              \
877  "cpu 5 release 0x29000000 - - -;"              \
878  "cpu 6 release 0x29000000 - - -;"              \
879  "cpu 7 release 0x29000000 - - -;"              \
880  "go 0x29000000"
881
882 #define CONFIG_HVBOOT   \
883  "setenv bootargs config-addr=0x60000000; "     \
884  "bootm 0x01000000 - 0x00f00000"
885
886 #define CONFIG_ALU                              \
887  "setenv bootargs root=/dev/$bdev rw "          \
888  "console=$consoledev,$baudrate $othbootargs;"  \
889  "cpu 1 release 0x01000000 - - -;"              \
890  "cpu 2 release 0x01000000 - - -;"              \
891  "cpu 3 release 0x01000000 - - -;"              \
892  "cpu 4 release 0x01000000 - - -;"              \
893  "cpu 5 release 0x01000000 - - -;"              \
894  "cpu 6 release 0x01000000 - - -;"              \
895  "cpu 7 release 0x01000000 - - -;"              \
896  "go 0x01000000"
897
898 #define CONFIG_LINUX                            \
899  "setenv bootargs root=/dev/ram rw "            \
900  "console=$consoledev,$baudrate $othbootargs;"  \
901  "setenv ramdiskaddr 0x02000000;"               \
902  "setenv fdtaddr 0x00c00000;"                   \
903  "setenv loadaddr 0x1000000;"                   \
904  "bootm $loadaddr $ramdiskaddr $fdtaddr"
905
906 #define CONFIG_HDBOOT                                   \
907         "setenv bootargs root=/dev/$bdev rw "           \
908         "console=$consoledev,$baudrate $othbootargs;"   \
909         "tftp $loadaddr $bootfile;"                     \
910         "tftp $fdtaddr $fdtfile;"                       \
911         "bootm $loadaddr - $fdtaddr"
912
913 #define CONFIG_NFSBOOTCOMMAND                   \
914         "setenv bootargs root=/dev/nfs rw "     \
915         "nfsroot=$serverip:$rootpath "          \
916         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
917         "console=$consoledev,$baudrate $othbootargs;"   \
918         "tftp $loadaddr $bootfile;"             \
919         "tftp $fdtaddr $fdtfile;"               \
920         "bootm $loadaddr - $fdtaddr"
921
922 #define CONFIG_RAMBOOTCOMMAND                           \
923         "setenv bootargs root=/dev/ram rw "             \
924         "console=$consoledev,$baudrate $othbootargs;"   \
925         "tftp $ramdiskaddr $ramdiskfile;"               \
926         "tftp $loadaddr $bootfile;"                     \
927         "tftp $fdtaddr $fdtfile;"                       \
928         "bootm $loadaddr $ramdiskaddr $fdtaddr"
929
930 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
931
932 #include <asm/fsl_secure_boot.h>
933
934 #ifdef CONFIG_SECURE_BOOT
935 #define CONFIG_CMD_BLOB
936 #endif
937
938 #endif  /* __CONFIG_H */