3 * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
31 #define CONFIG_MPC8220 1
32 #define CONFIG_ALASKA8220 1 /* ... on Alaska board */
34 /* Input clock running at 30Mhz, read Hid1 for the CPU multiplier to
35 determine the CPU speed. */
36 #define CFG_MPC8220_CLKIN 30000000/* ... running at 30MHz */
38 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39 #define BOOTFLAG_WARM 0x02 /* Software reboot */
41 #define CFG_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
43 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
44 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
48 * Serial console configuration
50 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC */
51 #define CONFIG_EXTUART_CONSOLE 1
53 #ifdef CONFIG_EXTUART_CONSOLE
55 # define CFG_NS16550_REG_SIZE 1
56 # define CFG_NS16550_COM1 (CFG_CPLD_BASE + 0x1008)
59 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
61 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
63 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
68 #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
84 #define CONFIG_NET_MULTI
86 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
87 #include <cmd_confdefs.h>
92 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
93 #define CONFIG_BOOTARGS "root=/dev/ram rw"
94 #define CONFIG_ETHADDR 00:e0:0c:bc:e0:60
95 #define CONFIG_HAS_ETH1
96 #define CONFIG_ETH1ADDR 00:e0:0c:bc:e0:61
97 #define CONFIG_IPADDR 192.162.1.2
98 #define CONFIG_NETMASK 255.255.255.0
99 #define CONFIG_SERVERIP 192.162.1.1
100 #define CONFIG_GATEWAYIP 192.162.1.1
101 #define CONFIG_HOSTNAME Alaska
102 #define CONFIG_OVERWRITE_ETHADDR_ONCE
108 #define CONFIG_HARD_I2C 1
109 #define CFG_I2C_MODULE 1
111 #define CFG_I2C_SPEED 100000 /* 100 kHz */
112 #define CFG_I2C_SLAVE 0x7F
115 * EEPROM configuration
117 #define CFG_I2C_EEPROM_ADDR 0x52 /* 1011000xb */
118 #define CFG_I2C_EEPROM_ADDR_LEN 1
119 #define CFG_EEPROM_PAGE_WRITE_BITS 3
120 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
122 #define CFG_ENV_IS_IN_EEPROM 1
123 #define CFG_ENV_OFFSET 0
124 #define CFG_ENV_SIZE 256
127 /* If CFG_AMD_BOOT is defined, the the system will boot from AMD.
128 else undefined it will boot from Intel Strata flash */
129 #define CFG_AMD_BOOT 1
132 * Flexbus Chipselect configuration
134 #if defined (CFG_AMD_BOOT)
135 #define CFG_CS0_BASE 0xfff0
136 #define CFG_CS0_MASK 0x00080000 /* 512 KB */
137 #define CFG_CS0_CTRL 0x003f0d40
139 #define CFG_CS1_BASE 0xfe00
140 #define CFG_CS1_MASK 0x01000000 /* 16 MB */
141 #define CFG_CS1_CTRL 0x003f1540
143 #define CFG_CS0_BASE 0xff00
144 #define CFG_CS0_MASK 0x01000000 /* 16 MB */
145 #define CFG_CS0_CTRL 0x003f1540
147 #define CFG_CS1_BASE 0xfe08
148 #define CFG_CS1_MASK 0x00080000 /* 512 KB */
149 #define CFG_CS1_CTRL 0x003f0d40
152 #define CFG_CS2_BASE 0xf100
153 #define CFG_CS2_MASK 0x00040000
154 #define CFG_CS2_CTRL 0x003f1140
156 #define CFG_CS3_BASE 0xf200
157 #define CFG_CS3_MASK 0x00040000
158 #define CFG_CS3_CTRL 0x003f1100
161 #define CFG_FLASH0_BASE (CFG_CS0_BASE << 16)
162 #define CFG_FLASH1_BASE (CFG_CS1_BASE << 16)
164 #if defined (CFG_AMD_BOOT)
165 #define CFG_AMD_BASE CFG_FLASH0_BASE
166 #define CFG_INTEL_BASE CFG_FLASH1_BASE + 0xf00000
167 #define CFG_FLASH_BASE CFG_AMD_BASE
169 #define CFG_INTEL_BASE CFG_FLASH0_BASE + 0xf00000
170 #define CFG_AMD_BASE CFG_FLASH1_BASE
171 #define CFG_FLASH_BASE CFG_INTEL_BASE
174 #define CFG_CPLD_BASE (CFG_CS2_BASE << 16)
175 #define CFG_FPGA_BASE (CFG_CS3_BASE << 16)
178 #define CFG_MAX_FLASH_BANKS 4 /* max num of memory banks */
179 #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
181 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
182 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
183 #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
184 #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
185 #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
187 #define PHYS_AMD_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
188 #define PHYS_INTEL_SECT_SIZE 0x00020000 /* 128 KB sectors (x2) */
190 #define CFG_FLASH_CHECKSUM
192 * Environment settings
194 #define CFG_ENV_IS_IN_FLASH 1
195 #if defined (CFG_AMD_BOOT)
196 #define CFG_ENV_ADDR (CFG_FLASH0_BASE + CFG_CS0_MASK - PHYS_AMD_SECT_SIZE)
197 #define CFG_ENV_SIZE PHYS_AMD_SECT_SIZE
198 #define CFG_ENV_SECT_SIZE PHYS_AMD_SECT_SIZE
199 #define CFG_ENV1_ADDR (CFG_FLASH1_BASE + CFG_CS1_MASK - PHYS_INTEL_SECT_SIZE)
200 #define CFG_ENV1_SIZE PHYS_INTEL_SECT_SIZE
201 #define CFG_ENV1_SECT_SIZE PHYS_INTEL_SECT_SIZE
203 #define CFG_ENV_ADDR (CFG_FLASH0_BASE + CFG_CS0_MASK - PHYS_INTEL_SECT_SIZE)
204 #define CFG_ENV_SIZE PHYS_INTEL_SECT_SIZE
205 #define CFG_ENV_SECT_SIZE PHYS_INTEL_SECT_SIZE
206 #define CFG_ENV1_ADDR (CFG_FLASH1_BASE + CFG_CS1_MASK - PHYS_AMD_SECT_SIZE)
207 #define CFG_ENV1_SIZE PHYS_AMD_SECT_SIZE
208 #define CFG_ENV1_SECT_SIZE PHYS_AMD_SECT_SIZE
211 #define CONFIG_ENV_OVERWRITE 1
213 #if defined CFG_ENV_IS_IN_FLASH
214 #undef CFG_ENV_IS_IN_NVRAM
215 #undef CFG_ENV_IS_IN_EEPROM
216 #elif defined CFG_ENV_IS_IN_NVRAM
217 #undef CFG_ENV_IS_IN_FLASH
218 #undef CFG_ENV_IS_IN_EEPROM
219 #elif defined CFG_ENV_IS_IN_EEPROM
220 #undef CFG_ENV_IS_IN_NVRAM
221 #undef CFG_ENV_IS_IN_FLASH
224 #ifndef CFG_JFFS2_FIRST_SECTOR
225 #define CFG_JFFS2_FIRST_SECTOR 0
227 #ifndef CFG_JFFS2_FIRST_BANK
228 #define CFG_JFFS2_FIRST_BANK 0
230 #ifndef CFG_JFFS2_NUM_BANKS
231 #define CFG_JFFS2_NUM_BANKS 1
233 #define CFG_JFFS2_LAST_BANK (CFG_JFFS2_FIRST_BANK + CFG_JFFS2_NUM_BANKS - 1)
238 #define CFG_MBAR 0xF0000000
239 #define CFG_SDRAM_BASE 0x00000000
240 #define CFG_DEFAULT_MBAR 0x80000000
241 #define CFG_SRAM_BASE (CFG_MBAR + 0x20000)
242 #define CFG_SRAM_SIZE 0x8000
244 /* Use SRAM until RAM will be available */
245 #define CFG_INIT_RAM_ADDR (CFG_MBAR + 0x20000)
246 #define CFG_INIT_RAM_END 0x8000 /* End of used area in DPRAM */
248 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
249 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
250 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
252 #define CFG_MONITOR_BASE TEXT_BASE
253 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
254 # define CFG_RAMBOOT 1
257 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
258 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
259 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
262 * Ethernet configuration
264 #define CONFIG_MPC8220_FEC 1
265 #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
266 #define CONFIG_PHY_ADDR 0x18
270 * Miscellaneous configurable options
272 #define CFG_LONGHELP /* undef to save memory */
273 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
274 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
275 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
277 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
279 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
280 #define CFG_MAXARGS 16 /* max number of command args */
281 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
283 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
284 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
286 #define CFG_LOAD_ADDR 0x100000 /* default load address */
288 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
291 * Various low-level settings
293 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
294 #define CFG_HID0_FINAL HID0_ICE
296 #endif /* __CONFIG_H */