2 * AMIRIX.h: AMIRIX specific config options
4 * Author : Frank Smith (smith at amirix dot com)
6 * Derived from : other configuration header files in this tree
8 * This software may be used and distributed according to the terms of
9 * the GNU General Public License (GPL) version 2, incorporated herein by
10 * reference. Drivers based on or derived from this code fall under the GPL
11 * and must retain the authorship, copyright and this license notice. This
12 * file is not a complete program and may only be used when the entire
13 * program is licensed under the GPL.
21 * High Level Configuration Options
27 #define CONFIG_405 1 /* This is a PPC405 CPU */
28 #define CONFIG_4xx 1 /* ...member of PPC4xx family */
30 #define CONFIG_AP1000 1 /* ...on an AP1000 board */
34 #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
35 #define CFG_PROMPT "0> "
36 #define CFG_PROMPT_HUSH_PS2 "> "
38 #define CONFIG_COMMAND_EDIT 1
39 #define CONFIG_COMMAND_HISTORY 1
40 #define CONFIG_COMPLETE_ADDRESSES 1
42 #define CFG_ENV_IS_IN_FLASH 1
43 #define CFG_FLASH_USE_BUFFER_WRITE
45 #ifdef CFG_ENV_IS_IN_NVRAM
46 #undef CFG_ENV_IS_IN_FLASH
48 #ifdef CFG_ENV_IS_IN_FLASH
49 #undef CFG_ENV_IS_IN_NVRAM
53 #define CONFIG_BAUDRATE 57600
54 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
56 #define CONFIG_BOOTCOMMAND "" /* autoboot command */
58 /* Size (bytes) of interrupt driven serial port buffer.
59 * Set to 0 to use polling instead of interrupts.
60 * Setting to 0 will also disable RTS/CTS handshaking.
62 #undef CONFIG_SERIAL_SOFTWARE_FIFO
64 #define CONFIG_BOOTARGS "console=ttyS0,57600"
66 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
67 #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
73 #define CONFIG_BOOTP_BOOTFILESIZE
74 #define CONFIG_BOOTP_BOOTPATH
75 #define CONFIG_BOOTP_GATEWAY
76 #define CONFIG_BOOTP_HOSTNAME
79 * Command line configuration.
81 #include <config_cmd_default.h>
83 #define CONFIG_CMD_ASKENV
84 #define CONFIG_CMD_DHCP
85 #define CONFIG_CMD_ELF
86 #define CONFIG_CMD_IRQ
87 #define CONFIG_CMD_MVENV
88 #define CONFIG_CMD_PCI
89 #define CONFIG_CMD_PING
92 #undef CONFIG_WATCHDOG /* watchdog disabled */
94 #define CONFIG_SYS_CLK_FREQ 30000000
96 #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
99 * Miscellaneous configurable options
101 #define CFG_LONGHELP /* undef to save memory */
102 #if defined(CONFIG_CMD_KGDB)
103 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
105 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
107 /* usually: (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) */
108 #define CFG_PBSIZE (CFG_CBSIZE+4+16) /* Print Buffer Size */
109 #define CFG_MAXARGS 16 /* max number of command args */
110 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
112 #define CFG_ALT_MEMTEST 1
113 #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
114 #define CFG_MEMTEST_END 0x01000000 /* 4 ... 16 MB in DRAM */
117 * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
118 * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
119 * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
120 * The Linux BASE_BAUD define should match this configuration.
121 * baseBaud = cpuClock/(uartDivisor*16)
122 * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
123 * set Linux BASE_BAUD to 403200.
125 #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
126 #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
128 #define CFG_NS16550_CLK 40000000
129 #define CFG_DUART_CHAN 0
130 #define CFG_NS16550_COM1 (0x4C000000 + 0x1000)
131 #define CFG_NS16550_COM2 (0x4C800000 + 0x1000)
132 #define CFG_NS16550_REG_SIZE 4
133 #define CFG_NS16550 1
134 #define CFG_INIT_CHAN1 1
135 #define CFG_INIT_CHAN2 0
137 /* The following table includes the supported baudrates */
138 #define CFG_BAUDRATE_TABLE \
139 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
141 #define CFG_LOAD_ADDR 0x00200000 /* default load address */
142 #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
144 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
146 /*-----------------------------------------------------------------------
147 * Start addresses for the final memory configuration
148 * (Set up by the startup code)
149 * Please note that CFG_SDRAM_BASE _must_ start at 0
151 #define CFG_SDRAM_BASE 0x00000000
152 #define CFG_FLASH_BASE 0x20000000
153 #define CFG_MONITOR_BASE TEXT_BASE
154 #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
155 #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
158 * For booting Linux, the board info and command line data
159 * have to be in the first 8 MB of memory, since this is
160 * the maximum mapped by the Linux kernel during initialization.
162 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
163 /*-----------------------------------------------------------------------
166 #define CFG_FLASH_CFI 1
167 #define CFG_PROGFLASH_BASE CFG_FLASH_BASE
168 #define CFG_CONFFLASH_BASE 0x24000000
170 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
171 #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
173 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
174 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
176 #define CFG_FLASH_PROTECTION 1 /* use hardware protection */
178 /* BEG ENVIRONNEMENT FLASH */
179 #ifdef CFG_ENV_IS_IN_FLASH
180 #define CFG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
181 #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
182 #define CFG_ENV_SECT_SIZE 0x20000 /* see README - env sector total size */
184 /* END ENVIRONNEMENT FLASH */
185 /*-----------------------------------------------------------------------
188 #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
189 #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
191 #ifdef CFG_ENV_IS_IN_NVRAM
192 #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
193 #define CFG_ENV_ADDR \
194 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
196 /*-----------------------------------------------------------------------
197 * Cache Configuration
199 #define CFG_DCACHE_SIZE 16384
200 #define CFG_CACHELINE_SIZE 32
201 #if defined(CONFIG_CMD_KGDB)
202 #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
206 * Init Memory Controller:
208 * BR0/1 and OR0/1 (FLASH)
211 #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
212 #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
214 /* Configuration Port location */
215 #define CONFIG_PORT_ADDR 0xF0000500
217 /*-----------------------------------------------------------------------
218 * Definitions for initial stack pointer and data area (in DPRAM)
221 #define CFG_INIT_RAM_ADDR 0x400000 /* inside of SDRAM */
222 #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
223 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
224 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
225 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
227 /*-----------------------------------------------------------------------
228 * Definitions for Serial Presence Detect EEPROM address
229 * (to get SDRAM settings)
231 #define SPD_EEPROM_ADDRESS 0x50
234 * Internal Definitions
238 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
239 #define BOOTFLAG_WARM 0x02 /* Software reboot */
241 #if defined(CONFIG_CMD_KGDB)
242 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
243 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
248 #define CFG_JFFS2_FIRST_BANK 0
249 #define CFG_JFFS2_NUM_BANKS 1
250 #define CFG_JFFS2_FIRST_SECTOR 1
252 #define CONFIG_NET_MULTI
255 #define CFG_ETH_DEV_FN 0x0800
256 #define CFG_ETH_IOBASE 0x31000000
257 #define CFG_ETH_MEMBASE 0x32000000
259 #endif /* __CONFIG_H */