2 * (C) Copyright 2001, 2002, 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 /* ------------------------------------------------------------------------- */
26 * Configuration settings for the A-3000 board (Artis Microsystems Inc.).
27 * http://artismicro.com
30 /* ------------------------------------------------------------------------- */
33 * board/config.h - configuration options, board specific
40 * High Level Configuration Options
44 #define CONFIG_MPC824X 1
45 #define CONFIG_MPC8245 1
46 #define CONFIG_A3000 1
48 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
50 #define CONFIG_CONS_INDEX 1
51 #define CONFIG_BAUDRATE 9600
52 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
54 #define CONFIG_BOOTDELAY 5
60 #define CONFIG_BOOTP_BOOTFILESIZE
61 #define CONFIG_BOOTP_BOOTPATH
62 #define CONFIG_BOOTP_GATEWAY
63 #define CONFIG_BOOTP_HOSTNAME
67 * Command line configuration.
69 #include <config_cmd_default.h>
73 * Miscellaneous configurable options
75 #undef CONFIG_SYS_LONGHELP /* undef to save memory */
76 #define CONFIG_SYS_PROMPT "A3000> " /* Monitor Command Prompt */
77 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
81 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
82 #define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
83 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
84 #define CONFIG_SYS_LOAD_ADDR 0x00400000 /* Default load address */
86 /*-----------------------------------------------------------------------
88 *-----------------------------------------------------------------------
90 #define CONFIG_HARD_I2C 1 /* To enable I2C support */
91 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
92 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
93 #define CONFIG_SYS_I2C_SLAVE 0x7F
95 /*-----------------------------------------------------------------------
97 *-----------------------------------------------------------------------
99 #define CONFIG_PCI /* include pci support */
100 #undef CONFIG_PCI_PNP
101 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
104 /* #define CONFIG_TULIP */
105 /* #define CONFIG_EEPRO100 */
106 #define CONFIG_NATSEMI
108 #define PCI_ENET0_IOADDR 0x80000000
109 #define PCI_ENET0_MEMADDR 0x80000000
110 #define PCI_ENET1_IOADDR 0x81000000
111 #define PCI_ENET1_MEMADDR 0x81000000
112 #define PCI_ENET2_IOADDR 0x82000000
113 #define PCI_ENET2_MEMADDR 0x82000000
114 #define PCI_ENET3_IOADDR 0x83000000
115 #define PCI_ENET3_MEMADDR 0x83000000
118 /*-----------------------------------------------------------------------
119 * Start addresses for the final memory configuration
120 * (Set up by the startup code)
121 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
123 #define CONFIG_SYS_SDRAM_BASE 0x00000000
125 #define CONFIG_SYS_FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank on RCS#0 */
126 #define CONFIG_SYS_FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank on RCS#1 */
127 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE0_PRELIM
128 #define CONFIG_SYS_FLASH_BANKS { CONFIG_SYS_FLASH_BASE0_PRELIM }
130 /* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
131 * reset vector is actually located at FFB00100, but the 8245
134 #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
136 #define CONFIG_SYS_EUMB_ADDR 0xFC000000
138 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
139 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
140 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
142 #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
143 #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
145 /* Maximum amount of RAM.
147 #define CONFIG_SYS_MAX_RAM_SIZE 0x04000000 /* 0 .. 128 MB of (S)DRAM */
150 #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
151 #undef CONFIG_SYS_RAMBOOT
153 #define CONFIG_SYS_RAMBOOT
157 * NS16550 Configuration
159 #define CONFIG_SYS_NS16550
160 #define CONFIG_SYS_NS16550_SERIAL
162 #define CONFIG_SYS_NS16550_REG_SIZE 1
164 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
166 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
167 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
169 /*-----------------------------------------------------------------------
170 * Definitions for initial stack pointer and data area
173 /* #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE */
174 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
175 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
176 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
180 * Low Level Configuration Settings
181 * (address mappings, register initial values, etc.)
182 * You should know what you are doing if you make changes here.
183 * For the detail description refer to the MPC8240 user's manual.
186 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
187 #define CONFIG_SYS_HZ 1000
189 /* Bit-field values for MCCR1.
191 #define CONFIG_SYS_ROMNAL 7
192 #define CONFIG_SYS_ROMFAL 11
193 #define CONFIG_SYS_DBUS_SIZE 0x3
195 /* Bit-field values for MCCR2.
197 #define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */
198 #define CONFIG_SYS_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
200 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
202 #define CONFIG_SYS_BSTOPRE 121
204 /* Bit-field values for MCCR3.
206 #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
208 /* Bit-field values for MCCR4.
210 #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval FIXME: was 2 */
211 #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
212 #define CONFIG_SYS_ACTORW 3 /* FIXME was 2 */
213 #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
214 #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
215 #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
216 #define CONFIG_SYS_EXTROM 1
217 #define CONFIG_SYS_REGDIMM 0
219 #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
221 #define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
223 /* Memory bank settings.
224 * Only bits 20-29 are actually used from these vales to set the
225 * start/end addresses. The upper two bits will always be 0, and the lower
226 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
227 * address. Refer to the MPC8240 book.
230 #define CONFIG_SYS_BANK0_START 0x00000000
231 #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
232 #define CONFIG_SYS_BANK0_ENABLE 1
233 #define CONFIG_SYS_BANK1_START 0x3ff00000
234 #define CONFIG_SYS_BANK1_END 0x3fffffff
235 #define CONFIG_SYS_BANK1_ENABLE 0
236 #define CONFIG_SYS_BANK2_START 0x3ff00000
237 #define CONFIG_SYS_BANK2_END 0x3fffffff
238 #define CONFIG_SYS_BANK2_ENABLE 0
239 #define CONFIG_SYS_BANK3_START 0x3ff00000
240 #define CONFIG_SYS_BANK3_END 0x3fffffff
241 #define CONFIG_SYS_BANK3_ENABLE 0
242 #define CONFIG_SYS_BANK4_START 0x3ff00000
243 #define CONFIG_SYS_BANK4_END 0x3fffffff
244 #define CONFIG_SYS_BANK4_ENABLE 0
245 #define CONFIG_SYS_BANK5_START 0x3ff00000
246 #define CONFIG_SYS_BANK5_END 0x3fffffff
247 #define CONFIG_SYS_BANK5_ENABLE 0
248 #define CONFIG_SYS_BANK6_START 0x3ff00000
249 #define CONFIG_SYS_BANK6_END 0x3fffffff
250 #define CONFIG_SYS_BANK6_ENABLE 0
251 #define CONFIG_SYS_BANK7_START 0x3ff00000
252 #define CONFIG_SYS_BANK7_END 0x3fffffff
253 #define CONFIG_SYS_BANK7_ENABLE 0
255 #define CONFIG_SYS_ODCR 0xff
257 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
258 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
260 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
261 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
263 #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
264 #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
266 #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
267 #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
269 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
270 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
271 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
272 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
273 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
274 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
275 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
276 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
279 * For booting Linux, the board info and command line data
280 * have to be in the first 8 MB of memory, since this is
281 * the maximum mapped by the Linux kernel during initialization.
283 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
285 /*-----------------------------------------------------------------------
288 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
289 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max number of sectors per flash */
291 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
292 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
295 /* Warining: environment is not EMBEDDED in the U-Boot code.
296 * It's stored in flash separately.
298 #define CONFIG_ENV_IS_IN_FLASH 1
299 #define CONFIG_ENV_ADDR 0xFFFE0000
300 #define CONFIG_ENV_SIZE 0x00020000 /* Size of the Environment */
301 #define CONFIG_ENV_SECT_SIZE 0x00020000 /* Size of the Environment Sector */
303 /*-----------------------------------------------------------------------
304 * Cache Configuration
306 #define CONFIG_SYS_CACHELINE_SIZE 32
307 #if defined(CONFIG_CMD_KGDB)
308 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
311 #endif /* __CONFIG_H */