Merge with /home/sr/git/u-boot
[platform/kernel/u-boot.git] / include / asm-ppc / e300.h
1 /*
2  * Copyright 2004 Freescale Semiconductor, Inc.
3  * Liberty Eran (liberty@freescale.com)
4  */
5
6 #ifndef __E300_H__
7 #define __E300_H__
8
9 /*
10  * e300 Processor Version & Revision Numbers
11  */
12 #define PVR_83xx 0x80830000
13 #define PVR_8349_REV10 (PVR_83xx | 0x0010)
14 #define PVR_8349_REV11 (PVR_83xx | 0x0011)
15
16 /*
17  * Hardware Implementation-Dependent Register 0 (HID0)
18  */
19
20 /* #define HID0 1008 already defined in processor.h */
21 #define HID0_MASK_MACHINE_CHECK              0x00000000
22 #define HID0_ENABLE_MACHINE_CHECK            0x80000000
23
24 #define HID0_DISABLE_CACHE_PARITY            0x00000000
25 #define HID0_ENABLE_CACHE_PARITY             0x40000000
26
27 #define HID0_DISABLE_ADDRESS_PARITY          0x00000000 /* on mpc8349ads must be disabled */
28 #define HID0_ENABLE_ADDRESS_PARITY           0x20000000
29
30 #define HID0_DISABLE_DATA_PARITY             0x00000000 /* on mpc8349ads must be disabled */
31 #define HID0_ENABLE_DATE_PARITY              0x10000000
32
33 #define HID0_CORE_CLK_OUT                    0x00000000
34 #define HID0_CORE_CLK_OUT_DIV_2              0x08000000
35
36 #define HID0_ENABLE_ARTRY_OUT_PRECHARGE      0x00000000 /* on mpc8349ads must be enabled */
37 #define HID0_DISABLE_ARTRY_OUT_PRECHARGE     0x01000000
38
39 #define HID0_DISABLE_DOSE_MODE               0x00000000
40 #define HID0_ENABLE_DOSE_MODE                0x00800000
41
42 #define HID0_DISABLE_NAP_MODE                0x00000000
43 #define HID0_ENABLE_NAP_MODE                 0x00400000
44
45 #define HID0_DISABLE_SLEEP_MODE              0x00000000
46 #define HID0_ENABLE_SLEEP_MODE               0x00200000
47
48 #define HID0_DISABLE_DYNAMIC_POWER_MANAGMENT 0x00000000
49 #define HID0_ENABLE_DYNAMIC_POWER_MANAGMENT  0x00100000
50
51 #define HID0_SOFT_RESET                      0x00010000
52
53 #define HID0_DISABLE_INSTRUCTION_CACHE       0x00000000
54 #define HID0_ENABLE_INSTRUCTION_CACHE        0x00008000
55
56 #define HID0_DISABLE_DATA_CACHE              0x00000000
57 #define HID0_ENABLE_DATA_CACHE               0x00004000
58
59 #define HID0_LOCK_INSTRUCTION_CACHE          0x00002000
60
61 #define HID0_LOCK_DATA_CACHE                 0x00001000
62
63 #define HID0_INVALIDATE_INSTRUCTION_CACHE    0x00000800
64
65 #define HID0_INVALIDATE_DATA_CACHE           0x00000400
66
67 #define HID0_DISABLE_M_BIT                   0x00000000
68 #define HID0_ENABLE_M_BIT                    0x00000080
69
70 #define HID0_FBIOB                           0x00000010
71
72 #define HID0_DISABLE_ADDRESS_BROADCAST       0x00000000
73 #define HID0_ENABLE_ADDRESS_BROADCAST        0x00000008
74
75 #define HID0_ENABLE_NOOP_DCACHE_INSTRUCTION  0x00000000
76 #define HID0_DISABLE_NOOP_DCACHE_INSTRUCTION 0x00000001
77
78 /*
79  * Hardware Implementation-Dependent Register 2 (HID2)
80  */
81 #define HID2            1011
82
83 #define HID2_LET       0x08000000
84 #define HID2_HBE       0x00040000
85 #define HID2_IWLCK_000 0x00000000 /* no ways locked */
86 #define HID2_IWLCK_001 0x00002000 /* way 0 locked */
87 #define HID2_IWLCK_010 0x00004000 /* way 0 through way 1 locked */
88 #define HID2_IWLCK_011 0x00006000 /* way 0 through way 2 locked */
89 #define HID2_IWLCK_100 0x00008000 /* way 0 through way 3 locked */
90 #define HID2_IWLCK_101 0x0000A000 /* way 0 through way 4 locked */
91 #define HID2_IWLCK_110 0x0000C000 /* way 0 through way 5 locked */
92
93
94 /* BAT (block address translation */
95 #define BATU_BEPI_MSK       0xfffe0000
96 #define BATU_BL_MSK         0x00001ffc
97
98 #define BATU_BL_128K        0x00000000
99 #define BATU_BL_256K        0x00000004
100 #define BATU_BL_512K        0x0000000c
101 #define BATU_BL_1M          0x0000001c
102 #define BATU_BL_2M          0x0000003c
103 #define BATU_BL_4M          0x0000007c
104 #define BATU_BL_8M          0x000000fc
105 #define BATU_BL_16M         0x000001fc
106 #define BATU_BL_32M         0x000003fc
107 #define BATU_BL_64M         0x000007fc
108 #define BATU_BL_128M        0x00000ffc
109 #define BATU_BL_256M        0x00001ffc
110
111 #define BATU_VS             0x00000002
112 #define BATU_VP             0x00000001
113
114 #define BATL_BRPN_MSK       0xfffe0000
115 #define BATL_WIMG_MSK       0x00000078
116
117 #define BATL_WRITETHROUGH   0x00000040
118 #define BATL_CACHEINHIBIT   0x00000020
119 #define BATL_MEMCOHERENCE   0x00000010
120 #define BATL_GUARDEDSTORAGE 0x00000008
121
122 #define BATL_PP_MSK         0x00000003
123 #define BATL_PP_00          0x00000000 /* No access */
124 #define BATL_PP_01          0x00000001 /* Read-only */
125 #define BATL_PP_10          0x00000002 /* Read-write */
126 #define BATL_PP_11              0x00000003
127
128 #endif  /* __E300_H__ */