2 * timer.h -- ColdFire internal TIMER support defines.
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 /****************************************************************************/
29 /****************************************************************************/
31 /****************************************************************************/
33 /****************************************************************************/
34 /* DMA Timer module registers */
35 typedef struct dtimer_ctrl {
36 #if defined(CONFIG_M5249) || defined(CONFIG_M5253) || defined(CONFIG_M5272)
37 u16 tmr; /* 0x00 Mode register */
39 u16 trr; /* 0x04 Reference register */
41 u16 tcr; /* 0x08 Capture register */
43 u16 tcn; /* 0x0C Counter register */
46 u8 ter; /* 0x11 Event register */
49 u16 tmr; /* 0x00 Mode register */
50 u8 txmr; /* 0x02 Extended Mode register */
51 u8 ter; /* 0x03 Event register */
52 u32 trr; /* 0x04 Reference register */
53 u32 tcr; /* 0x08 Capture register */
54 u32 tcn; /* 0x0C Counter register */
58 /*Programmable Interrupt Timer */
59 typedef struct pit_ctrl {
60 u16 pcsr; /* 0x00 Control and Status Register */
61 u16 pmr; /* 0x02 Modulus Register */
62 u16 pcntr; /* 0x04 Count Register */
65 /*********************************************************************
67 *********************************************************************/
68 /* Bit definitions and macros for DTMR */
69 #define DTIM_DTMR_RST (0x0001) /* Reset */
70 #define DTIM_DTMR_CLK(x) (((x)&0x0003)<<1) /* Input clock source */
71 #define DTIM_DTMR_FRR (0x0008) /* Free run/restart */
72 #define DTIM_DTMR_ORRI (0x0010) /* Output reference request/interrupt enable */
73 #define DTIM_DTMR_OM (0x0020) /* Output Mode */
74 #define DTIM_DTMR_CE(x) (((x)&0x0003)<<6) /* Capture Edge */
75 #define DTIM_DTMR_PS(x) (((x)&0x00FF)<<8) /* Prescaler value */
76 #define DTIM_DTMR_RST_EN (0x0001)
77 #define DTIM_DTMR_RST_RST (0x0000)
78 #define DTIM_DTMR_CE_ANY (0x00C0)
79 #define DTIM_DTMR_CE_FALL (0x0080)
80 #define DTIM_DTMR_CE_RISE (0x0040)
81 #define DTIM_DTMR_CE_NONE (0x0000)
82 #define DTIM_DTMR_CLK_DTIN (0x0006)
83 #define DTIM_DTMR_CLK_DIV16 (0x0004)
84 #define DTIM_DTMR_CLK_DIV1 (0x0002)
85 #define DTIM_DTMR_CLK_STOP (0x0000)
87 /* Bit definitions and macros for DTXMR */
88 #define DTIM_DTXMR_MODE16 (0x01) /* Increment Mode */
89 #define DTIM_DTXMR_DMAEN (0x80) /* DMA request */
91 /* Bit definitions and macros for DTER */
92 #define DTIM_DTER_CAP (0x01) /* Capture event */
93 #define DTIM_DTER_REF (0x02) /* Output reference event */
95 /*********************************************************************
97 * Programmable Interrupt Timer Modules (PIT)
99 *********************************************************************/
101 /* Bit definitions and macros for PCSR */
102 #define PIT_PCSR_EN (0x0001)
103 #define PIT_PCSR_RLD (0x0002)
104 #define PIT_PCSR_PIF (0x0004)
105 #define PIT_PCSR_PIE (0x0008)
106 #define PIT_PCSR_OVW (0x0010)
107 #define PIT_PCSR_HALTED (0x0020)
108 #define PIT_PCSR_DOZE (0x0040)
109 #define PIT_PCSR_PRE(x) (((x)&0x000F)<<8)
111 /* Bit definitions and macros for PMR */
112 #define PIT_PMR_PM(x) (x)
114 /* Bit definitions and macros for PCNTR */
115 #define PIT_PCNTR_PC(x) (x)
117 /****************************************************************************/