2 * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
3 * Author: Jason Jin<Jason.jin@freescale.com>
4 * Zhang Wei<wei.zhang@freescale.com>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #define AHCI_PCI_BAR 0x24
29 #define AHCI_MAX_SG 56 /* hardware max is 64K */
30 #define AHCI_CMD_SLOT_SZ 32
31 #define AHCI_RX_FIS_SZ 256
32 #define AHCI_CMD_TBL_HDR 0x80
33 #define AHCI_CMD_TBL_CDB 0x40
34 #define AHCI_CMD_TBL_SZ AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16)
35 #define AHCI_PORT_PRIV_DMA_SZ AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ \
37 #define AHCI_CMD_ATAPI (1 << 5)
38 #define AHCI_CMD_WRITE (1 << 6)
39 #define AHCI_CMD_PREFETCH (1 << 7)
40 #define AHCI_CMD_RESET (1 << 8)
41 #define AHCI_CMD_CLR_BUSY (1 << 10)
43 #define RX_FIS_D2H_REG 0x40 /* offset of D2H Register FIS data */
45 /* Global controller registers */
46 #define HOST_CAP 0x00 /* host capabilities */
47 #define HOST_CTL 0x04 /* global host control */
48 #define HOST_IRQ_STAT 0x08 /* interrupt status */
49 #define HOST_PORTS_IMPL 0x0c /* bitmap of implemented ports */
50 #define HOST_VERSION 0x10 /* AHCI spec. version compliancy */
53 #define HOST_RESET (1 << 0) /* reset controller; self-clear */
54 #define HOST_IRQ_EN (1 << 1) /* global IRQ enable */
55 #define HOST_AHCI_EN (1 << 31) /* AHCI enabled */
57 /* Registers for each SATA port */
58 #define PORT_LST_ADDR 0x00 /* command list DMA addr */
59 #define PORT_LST_ADDR_HI 0x04 /* command list DMA addr hi */
60 #define PORT_FIS_ADDR 0x08 /* FIS rx buf addr */
61 #define PORT_FIS_ADDR_HI 0x0c /* FIS rx buf addr hi */
62 #define PORT_IRQ_STAT 0x10 /* interrupt status */
63 #define PORT_IRQ_MASK 0x14 /* interrupt enable/disable mask */
64 #define PORT_CMD 0x18 /* port command */
65 #define PORT_TFDATA 0x20 /* taskfile data */
66 #define PORT_SIG 0x24 /* device TF signature */
67 #define PORT_CMD_ISSUE 0x38 /* command issue */
68 #define PORT_SCR 0x28 /* SATA phy register block */
69 #define PORT_SCR_STAT 0x28 /* SATA phy register: SStatus */
70 #define PORT_SCR_CTL 0x2c /* SATA phy register: SControl */
71 #define PORT_SCR_ERR 0x30 /* SATA phy register: SError */
72 #define PORT_SCR_ACT 0x34 /* SATA phy register: SActive */
74 /* PORT_IRQ_{STAT,MASK} bits */
75 #define PORT_IRQ_COLD_PRES (1 << 31) /* cold presence detect */
76 #define PORT_IRQ_TF_ERR (1 << 30) /* task file error */
77 #define PORT_IRQ_HBUS_ERR (1 << 29) /* host bus fatal error */
78 #define PORT_IRQ_HBUS_DATA_ERR (1 << 28) /* host bus data error */
79 #define PORT_IRQ_IF_ERR (1 << 27) /* interface fatal error */
80 #define PORT_IRQ_IF_NONFATAL (1 << 26) /* interface non-fatal error */
81 #define PORT_IRQ_OVERFLOW (1 << 24) /* xfer exhausted available S/G */
82 #define PORT_IRQ_BAD_PMP (1 << 23) /* incorrect port multiplier */
84 #define PORT_IRQ_PHYRDY (1 << 22) /* PhyRdy changed */
85 #define PORT_IRQ_DEV_ILCK (1 << 7) /* device interlock */
86 #define PORT_IRQ_CONNECT (1 << 6) /* port connect change status */
87 #define PORT_IRQ_SG_DONE (1 << 5) /* descriptor processed */
88 #define PORT_IRQ_UNK_FIS (1 << 4) /* unknown FIS rx'd */
89 #define PORT_IRQ_SDB_FIS (1 << 3) /* Set Device Bits FIS rx'd */
90 #define PORT_IRQ_DMAS_FIS (1 << 2) /* DMA Setup FIS rx'd */
91 #define PORT_IRQ_PIOS_FIS (1 << 1) /* PIO Setup FIS rx'd */
92 #define PORT_IRQ_D2H_REG_FIS (1 << 0) /* D2H Register FIS rx'd */
94 #define PORT_IRQ_FATAL PORT_IRQ_TF_ERR | PORT_IRQ_HBUS_ERR \
95 | PORT_IRQ_HBUS_DATA_ERR | PORT_IRQ_IF_ERR
97 #define DEF_PORT_IRQ PORT_IRQ_FATAL | PORT_IRQ_PHYRDY \
98 | PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE \
99 | PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS \
100 | PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS \
101 | PORT_IRQ_D2H_REG_FIS
104 #define PORT_CMD_ATAPI (1 << 24) /* Device is ATAPI */
105 #define PORT_CMD_LIST_ON (1 << 15) /* cmd list DMA engine running */
106 #define PORT_CMD_FIS_ON (1 << 14) /* FIS DMA engine running */
107 #define PORT_CMD_FIS_RX (1 << 4) /* Enable FIS receive DMA engine */
108 #define PORT_CMD_CLO (1 << 3) /* Command list override */
109 #define PORT_CMD_POWER_ON (1 << 2) /* Power up device */
110 #define PORT_CMD_SPIN_UP (1 << 1) /* Spin up device */
111 #define PORT_CMD_START (1 << 0) /* Enable port DMA engine */
113 #define PORT_CMD_ICC_ACTIVE (0x1 << 28) /* Put i/f in active state */
114 #define PORT_CMD_ICC_PARTIAL (0x2 << 28) /* Put i/f in partial state */
115 #define PORT_CMD_ICC_SLUMBER (0x6 << 28) /* Put i/f in slumber state */
117 #define AHCI_MAX_PORTS 32
119 /* SETFEATURES stuff */
120 #define SETFEATURES_XFER 0x03
121 #define XFER_UDMA_7 0x47
122 #define XFER_UDMA_6 0x46
123 #define XFER_UDMA_5 0x45
124 #define XFER_UDMA_4 0x44
125 #define XFER_UDMA_3 0x43
126 #define XFER_UDMA_2 0x42
127 #define XFER_UDMA_1 0x41
128 #define XFER_UDMA_0 0x40
129 #define XFER_MW_DMA_2 0x22
130 #define XFER_MW_DMA_1 0x21
131 #define XFER_MW_DMA_0 0x20
132 #define XFER_SW_DMA_2 0x12
133 #define XFER_SW_DMA_1 0x11
134 #define XFER_SW_DMA_0 0x10
135 #define XFER_PIO_4 0x0C
136 #define XFER_PIO_3 0x0B
137 #define XFER_PIO_2 0x0A
138 #define XFER_PIO_1 0x09
139 #define XFER_PIO_0 0x08
140 #define XFER_PIO_SLOW 0x00
142 #define ATA_FLAG_SATA (1 << 3)
143 #define ATA_FLAG_NO_LEGACY (1 << 4) /* no legacy mode check */
144 #define ATA_FLAG_MMIO (1 << 6) /* use MMIO, not PIO */
145 #define ATA_FLAG_SATA_RESET (1 << 7) /* (obsolete) use COMRESET */
146 #define ATA_FLAG_PIO_DMA (1 << 8) /* PIO cmds via DMA */
147 #define ATA_FLAG_NO_ATAPI (1 << 11) /* No ATAPI support */
149 struct ahci_cmd_hdr {
164 struct ahci_ioports {
168 struct ahci_cmd_hdr *cmd_slot;
169 struct ahci_sg *cmd_tbl_sg;
174 struct ahci_probe_ent {
176 struct ahci_ioports port[AHCI_MAX_PORTS];
185 u32 cap; /* cache of HOST_CAP register */
186 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
187 u32 link_port_map; /*linkup port map*/