3 * Josh Huber, Mission Critical Linux, Inc. <huber@mclx.com>
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * 74xx/7xx specific definitions
33 /*----------------------------------------------------------------
34 * Exception offsets (PowerPC standard)
36 #define EXC_OFF_SYS_RESET 0x0100 /* default system reset offset */
37 #define _START_OFFSET EXC_OFF_SYS_RESET
39 /*----------------------------------------------------------------
44 #define L2CR_L2E 0x80000000 /* bit 0 - enable */
45 #define L2CR_L2PE 0x40000000 /* bit 1 - data parity */
46 #define L2CR_L2SIZ_2M 0x00000000 /* bits 2-3 - 2MB, MPC7400 only! */
47 #define L2CR_L2SIZ_1M 0x30000000 /* ... 1MB */
48 #define L2CR_L2SIZ_HM 0x20000000 /* ... 512K */
49 #define L2CR_L2SIZ_QM 0x10000000 /* ... 256k */
50 #define L2CR_L2CLK_1 0x02000000 /* bits 4-6 clock ratio div 1 */
51 #define L2CR_L2CLK_1_5 0x04000000 /* bits 4-6 clock ratio div 1.5 */
52 #define L2CR_L2CLK_2 0x08000000 /* bits 4-6 clock ratio div 2 */
53 #define L2CR_L2CLK_2_5 0x0a000000 /* bits 4-6 clock ratio div 2.5 */
54 #define L2CR_L2CLK_3 0x0c000000 /* bits 4-6 clock ratio div 3 */
55 #define L2CR_L2CLK_3_5 0x06000000 /* bits 4-6 clock ratio div 3.5 */
56 #define L2CR_L2CLK_4 0x0e000000 /* bits 4-6 clock ratio div 4 */
57 #define L2CR_L2RAM_BURST 0x01000000 /* bits 7-8 - burst SRAM */
58 #define L2CR_DO 0x00400000 /* bit 9 - enable caching of instr. in L2 */
59 #define L2CR_L2I 0x00200000 /* bit 10 - global invalidate bit */
60 #define L2CR_L2CTL 0x00100000 /* bit 11 - l2 ram control */
61 #define L2CR_L2WT 0x00080000 /* bit 12 - l2 write-through */
62 #define L2CR_TS 0x00040000 /* bit 13 - test support on */
63 #define L2CR_TS_OFF -L2CR_TS /* bit 13 - test support off */
64 #define L2CR_L2OH_5 0x00000000 /* bits 14-15 - output hold time = short */
65 #define L2CR_L2OH_1 0x00010000 /* bits 14-15 - output hold time = medium */
66 #define L2CR_L2OH_INV 0x00020000 /* bits 14-15 - output hold time = long */
67 #define L2CR_L2IP 0x00000001 /* global invalidate in progress */
69 /*----------------------------------------------------------------
70 * BAT settings. Look in config_<BOARD>.h for the actual setup
73 #define BATU_BL_128K 0x00000000
74 #define BATU_BL_256K 0x00000004
75 #define BATU_BL_512K 0x0000000c
76 #define BATU_BL_1M 0x0000001c
77 #define BATU_BL_2M 0x0000003c
78 #define BATU_BL_4M 0x0000007c
79 #define BATU_BL_8M 0x000000fc
80 #define BATU_BL_16M 0x000001fc
81 #define BATU_BL_32M 0x000003fc
82 #define BATU_BL_64M 0x000007fc
83 #define BATU_BL_128M 0x00000ffc
84 #define BATU_BL_256M 0x00001ffc
86 #define BATU_VS 0x00000002
87 #define BATU_VP 0x00000001
88 #define BATU_INVALID 0x00000000
90 #define BATL_WRITETHROUGH 0x00000040
91 #define BATL_CACHEINHIBIT 0x00000020
92 #define BATL_MEMCOHERENCE 0x00000010
93 #define BATL_GUARDEDSTORAGE 0x00000008
94 #define BATL_NO_ACCESS 0x00000000
96 #define BATL_PP_MSK 0x00000003
97 #define BATL_PP_00 0x00000000 /* No access */
98 #define BATL_PP_01 0x00000001 /* Read-only */
99 #define BATL_PP_10 0x00000002 /* Read-write */
100 #define BATL_PP_11 0x00000003
102 #define BATL_PP_NO_ACCESS BATL_PP_00
103 #define BATL_PP_RO BATL_PP_01
104 #define BATL_PP_RW BATL_PP_10
107 /* cpu ids we detect */
108 typedef enum __cpu_t {
112 CPU_750CX, CPU_750FX, CPU_750GX,
116 CPU_7450, CPU_7455, CPU_7457,
119 extern cpu_t get_cpu_type(void);
121 #define l1icache_enable icache_enable
123 void l2cache_enable(void);
124 void l1dcache_enable(void);
126 static __inline__ unsigned long get_msr (void)
129 asm volatile("mfmsr %0" : "=r" (msr) :);
133 static __inline__ void set_msr (unsigned long msr)
135 asm volatile("mtmsr %0" : : "r" (msr));
138 static __inline__ unsigned long get_hid0 (void)
141 asm volatile("mfspr %0, 1008" : "=r" (hid0) :);
145 static __inline__ unsigned long get_hid1 (void)
148 asm volatile("mfspr %0, 1009" : "=r" (hid1) :);
152 static __inline__ void set_hid0 (unsigned long hid0)
154 asm volatile("mtspr 1008, %0" : : "r" (hid0));
157 static __inline__ void set_hid1 (unsigned long hid1)
159 asm volatile("mtspr 1009, %0" : : "r" (hid1));
162 #endif /* __ASSEMBLY__ */
163 #endif /* __MPC74XX_H__ */