2 * TI OMAP processors UART emulation.
4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
5 * Copyright (C) 2007-2009 Nokia Corporation
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu-char.h"
24 #include "exec/address-spaces.h"
30 SerialState *serial; /* TODO */
31 struct omap_target_agent_s *ta;
44 void omap_uart_reset(struct omap_uart_s *s)
53 struct omap_uart_s *omap_uart_init(hwaddr base,
54 qemu_irq irq, omap_clk fclk, omap_clk iclk,
55 qemu_irq txdma, qemu_irq rxdma,
56 const char *label, CharDriverState *chr)
58 struct omap_uart_s *s = (struct omap_uart_s *)
59 g_malloc0(sizeof(struct omap_uart_s));
64 s->serial = serial_mm_init(get_system_memory(), base, 2, irq,
65 omap_clk_getrate(fclk)/16,
66 chr ?: qemu_chr_new(label, "null", NULL),
67 DEVICE_NATIVE_ENDIAN);
71 static uint64_t omap_uart_read(void *opaque, hwaddr addr,
74 struct omap_uart_s *s = (struct omap_uart_s *) opaque;
77 return omap_badwidth_read8(opaque, addr);
89 case 0x48: /* EBLR (OMAP2) */
91 case 0x4C: /* OSC_12M_SEL (OMAP1) */
95 case 0x54: /* SYSC (OMAP2) */
97 case 0x58: /* SYSS (OMAP2) */
99 case 0x5c: /* WER (OMAP2) */
101 case 0x60: /* CFPS (OMAP2) */
109 static void omap_uart_write(void *opaque, hwaddr addr,
110 uint64_t value, unsigned size)
112 struct omap_uart_s *s = (struct omap_uart_s *) opaque;
115 return omap_badwidth_write8(opaque, addr, value);
119 case 0x20: /* MDR1 */
120 s->mdr[0] = value & 0x7f;
122 case 0x24: /* MDR2 */
123 s->mdr[1] = value & 0xff;
126 s->scr = value & 0xff;
128 case 0x48: /* EBLR (OMAP2) */
129 s->eblr = value & 0xff;
131 case 0x4C: /* OSC_12M_SEL (OMAP1) */
132 s->clksel = value & 1;
136 case 0x58: /* SYSS (OMAP2) */
139 case 0x54: /* SYSC (OMAP2) */
140 s->syscontrol = value & 0x1d;
144 case 0x5c: /* WER (OMAP2) */
145 s->wkup = value & 0x7f;
147 case 0x60: /* CFPS (OMAP2) */
148 s->cfps = value & 0xff;
155 static const MemoryRegionOps omap_uart_ops = {
156 .read = omap_uart_read,
157 .write = omap_uart_write,
158 .endianness = DEVICE_NATIVE_ENDIAN,
161 struct omap_uart_s *omap2_uart_init(MemoryRegion *sysmem,
162 struct omap_target_agent_s *ta,
163 qemu_irq irq, omap_clk fclk, omap_clk iclk,
164 qemu_irq txdma, qemu_irq rxdma,
165 const char *label, CharDriverState *chr)
167 hwaddr base = omap_l4_attach(ta, 0, NULL);
168 struct omap_uart_s *s = omap_uart_init(base, irq,
169 fclk, iclk, txdma, rxdma, label, chr);
171 memory_region_init_io(&s->iomem, &omap_uart_ops, s, "omap.uart", 0x100);
175 memory_region_add_subregion(sysmem, base + 0x20, &s->iomem);
180 void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr)
182 /* TODO: Should reuse or destroy current s->serial */
183 s->serial = serial_mm_init(get_system_memory(), s->base, 2, s->irq,
184 omap_clk_getrate(s->fclk) / 16,
185 chr ?: qemu_chr_new("null", "null", NULL),
186 DEVICE_NATIVE_ENDIAN);