1 /* Target-dependent code for Xilinx MicroBlaze.
3 Copyright (C) 2009-2016 Free Software Foundation, Inc.
5 This file is part of GDB.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
21 #include "arch-utils.h"
24 #include "trad-frame.h"
28 #include "breakpoint.h"
32 #include "frame-base.h"
33 #include "frame-unwind.h"
34 #include "dwarf2-frame.h"
36 #include "target-descriptions.h"
37 #include "opcodes/microblaze-opcm.h"
38 #include "opcodes/microblaze-dis.h"
39 #include "microblaze-tdep.h"
42 #include "features/microblaze-with-stack-protect.c"
43 #include "features/microblaze.c"
45 /* Instruction macros used for analyzing the prologue. */
46 /* This set of instruction macros need to be changed whenever the
47 prologue generated by the compiler could have more instructions or
48 different type of instructions.
49 This set also needs to be verified if it is complete. */
50 #define IS_RETURN(op) (op == rtsd || op == rtid)
51 #define IS_UPDATE_SP(op, rd, ra) \
52 ((op == addik || op == addi) && rd == REG_SP && ra == REG_SP)
53 #define IS_SPILL_SP(op, rd, ra) \
54 ((op == swi || op == sw) && rd == REG_SP && ra == REG_SP)
55 #define IS_SPILL_REG(op, rd, ra) \
56 ((op == swi || op == sw) && rd != REG_SP && ra == REG_SP)
57 #define IS_ALSO_SPILL_REG(op, rd, ra, rb) \
58 ((op == swi || op == sw) && rd != REG_SP && ra == 0 && rb == REG_SP)
59 #define IS_SETUP_FP(op, ra, rb) \
60 ((op == add || op == addik || op == addk) && ra == REG_SP && rb == 0)
61 #define IS_SPILL_REG_FP(op, rd, ra, fpregnum) \
62 ((op == swi || op == sw) && rd != REG_SP && ra == fpregnum && ra != 0)
63 #define IS_SAVE_HIDDEN_PTR(op, rd, ra, rb) \
64 ((op == add || op == addik) && ra == MICROBLAZE_FIRST_ARGREG && rb == 0)
66 /* The registers of the Xilinx microblaze processor. */
68 static const char *microblaze_register_names[] =
70 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
71 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
72 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
73 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
74 "rpc", "rmsr", "rear", "resr", "rfsr", "rbtr",
75 "rpvr0", "rpvr1", "rpvr2", "rpvr3", "rpvr4", "rpvr5", "rpvr6",
76 "rpvr7", "rpvr8", "rpvr9", "rpvr10", "rpvr11",
77 "redr", "rpid", "rzpr", "rtlbx", "rtlbsx", "rtlblo", "rtlbhi",
81 #define MICROBLAZE_NUM_REGS ARRAY_SIZE (microblaze_register_names)
83 static unsigned int microblaze_debug_flag = 0;
86 microblaze_debug (const char *fmt, ...)
88 if (microblaze_debug_flag)
93 printf_unfiltered ("MICROBLAZE: ");
94 vprintf_unfiltered (fmt, args);
99 /* Return the name of register REGNUM. */
102 microblaze_register_name (struct gdbarch *gdbarch, int regnum)
104 if (regnum >= 0 && regnum < MICROBLAZE_NUM_REGS)
105 return microblaze_register_names[regnum];
110 microblaze_register_type (struct gdbarch *gdbarch, int regnum)
112 if (regnum == MICROBLAZE_SP_REGNUM)
113 return builtin_type (gdbarch)->builtin_data_ptr;
115 if (regnum == MICROBLAZE_PC_REGNUM)
116 return builtin_type (gdbarch)->builtin_func_ptr;
118 return builtin_type (gdbarch)->builtin_int;
122 /* Fetch the instruction at PC. */
125 microblaze_fetch_instruction (CORE_ADDR pc)
127 enum bfd_endian byte_order = gdbarch_byte_order (target_gdbarch ());
130 /* If we can't read the instruction at PC, return zero. */
131 if (target_read_code (pc, buf, sizeof (buf)))
134 return extract_unsigned_integer (buf, 4, byte_order);
137 static const gdb_byte *
138 microblaze_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pc,
141 static gdb_byte break_insn[] = MICROBLAZE_BREAKPOINT;
143 *len = sizeof (break_insn);
147 /* Allocate and initialize a frame cache. */
149 static struct microblaze_frame_cache *
150 microblaze_alloc_frame_cache (void)
152 struct microblaze_frame_cache *cache;
154 cache = FRAME_OBSTACK_ZALLOC (struct microblaze_frame_cache);
160 /* Frameless until proven otherwise. */
161 cache->frameless_p = 1;
166 /* The base of the current frame is actually in the stack pointer.
167 This happens when there is no frame pointer (microblaze ABI does not
168 require a frame pointer) or when we're stopped in the prologue or
169 epilogue itself. In these cases, microblaze_analyze_prologue will need
170 to update fi->frame before returning or analyzing the register
171 save instructions. */
172 #define MICROBLAZE_MY_FRAME_IN_SP 0x1
174 /* The base of the current frame is in a frame pointer register.
175 This register is noted in frame_extra_info->fp_regnum.
177 Note that the existance of an FP might also indicate that the
178 function has called alloca. */
179 #define MICROBLAZE_MY_FRAME_IN_FP 0x2
181 /* Function prologues on the Xilinx microblaze processors consist of:
183 - adjustments to the stack pointer (r1) (addi r1, r1, imm)
184 - making a copy of r1 into another register (a "frame" pointer)
186 - store word/multiples that use r1 or the frame pointer as the
187 base address (swi r?, r1, imm OR swi r?, fp, imm)
189 Note that microblaze really doesn't have a real frame pointer.
190 Instead, the compiler may copy the SP into a register (usually
191 r19) to act as an arg pointer. For our target-dependent purposes,
192 the frame info's "frame" member will be the beginning of the
193 frame. The SP could, in fact, point below this.
195 The prologue ends when an instruction fails to meet either of
198 /* Analyze the prologue to determine where registers are saved,
199 the end of the prologue, etc. Return the address of the first line
200 of "real" code (i.e., the end of the prologue). */
203 microblaze_analyze_prologue (struct gdbarch *gdbarch, CORE_ADDR pc,
204 CORE_ADDR current_pc,
205 struct microblaze_frame_cache *cache)
208 CORE_ADDR func_addr, func_end, addr, stop, prologue_end_addr = 0;
211 enum microblaze_instr op;
213 int save_hidden_pointer_found = 0;
214 int non_stack_instruction_found = 0;
216 /* Find the start of this function. */
217 find_pc_partial_function (pc, &name, &func_addr, &func_end);
224 /* Initialize info about frame. */
225 cache->framesize = 0;
226 cache->fp_regnum = MICROBLAZE_SP_REGNUM;
227 cache->frameless_p = 1;
229 /* Start decoding the prologue. We start by checking two special cases:
231 1. We're about to return
232 2. We're at the first insn of the prologue.
234 If we're about to return, our frame has already been deallocated.
235 If we are stopped at the first instruction of a prologue,
236 then our frame has not yet been set up. */
238 /* Get the first insn from memory. */
240 insn = microblaze_fetch_instruction (pc);
241 op = microblaze_decode_insn (insn, &rd, &ra, &rb, &imm);
246 /* Start at beginning of function and analyze until we get to the
247 current pc, or the end of the function, whichever is first. */
248 stop = (current_pc < func_end ? current_pc : func_end);
250 microblaze_debug ("Scanning prologue: name=%s, func_addr=%s, stop=%s\n",
251 name, paddress (gdbarch, func_addr),
252 paddress (gdbarch, stop));
254 for (addr = func_addr; addr < stop; addr += INST_WORD_SIZE)
256 insn = microblaze_fetch_instruction (addr);
257 op = microblaze_decode_insn (insn, &rd, &ra, &rb, &imm);
258 microblaze_debug ("%s %08lx\n", paddress (gdbarch, pc), insn);
260 /* This code is very sensitive to what functions are present in the
261 prologue. It assumes that the (addi, addik, swi, sw) can be the
262 only instructions in the prologue. */
263 if (IS_UPDATE_SP(op, rd, ra))
265 microblaze_debug ("got addi r1,r1,%d; contnuing\n", imm);
266 if (cache->framesize)
267 break; /* break if framesize already computed. */
268 cache->framesize = -imm; /* stack grows towards low memory. */
269 cache->frameless_p = 0; /* Frame found. */
270 save_hidden_pointer_found = 0;
271 non_stack_instruction_found = 0;
274 else if (IS_SPILL_SP(op, rd, ra))
276 /* Spill stack pointer. */
277 cache->register_offsets[rd] = imm; /* SP spilled before updating. */
279 microblaze_debug ("swi r1 r1 %d, continuing\n", imm);
280 save_hidden_pointer_found = 0;
281 if (!cache->framesize)
282 non_stack_instruction_found = 0;
285 else if (IS_SPILL_REG(op, rd, ra))
287 /* Spill register. */
288 cache->register_offsets[rd] = imm - cache->framesize;
290 microblaze_debug ("swi %d r1 %d, continuing\n", rd, imm);
291 save_hidden_pointer_found = 0;
292 if (!cache->framesize)
293 non_stack_instruction_found = 0;
296 else if (IS_ALSO_SPILL_REG(op, rd, ra, rb))
298 /* Spill register. */
299 cache->register_offsets[rd] = 0 - cache->framesize;
301 microblaze_debug ("sw %d r0 r1, continuing\n", rd);
302 save_hidden_pointer_found = 0;
303 if (!cache->framesize)
304 non_stack_instruction_found = 0;
307 else if (IS_SETUP_FP(op, ra, rb))
309 /* We have a frame pointer. Note the register which is
310 acting as the frame pointer. */
311 flags |= MICROBLAZE_MY_FRAME_IN_FP;
312 flags &= ~MICROBLAZE_MY_FRAME_IN_SP;
313 cache->fp_regnum = rd;
314 microblaze_debug ("Found a frame pointer: r%d\n", cache->fp_regnum);
315 save_hidden_pointer_found = 0;
316 if (!cache->framesize)
317 non_stack_instruction_found = 0;
320 else if (IS_SPILL_REG_FP(op, rd, ra, cache->fp_regnum))
322 /* reg spilled after updating. */
323 cache->register_offsets[rd] = imm - cache->framesize;
325 microblaze_debug ("swi %d %d %d, continuing\n", rd, ra, imm);
326 save_hidden_pointer_found = 0;
327 if (!cache->framesize)
328 non_stack_instruction_found = 0;
331 else if (IS_SAVE_HIDDEN_PTR(op, rd, ra, rb))
333 /* If the first argument is a hidden pointer to the area where the
334 return structure is to be saved, then it is saved as part of the
337 microblaze_debug ("add %d %d %d, continuing\n", rd, ra, rb);
338 save_hidden_pointer_found = 1;
339 if (!cache->framesize)
340 non_stack_instruction_found = 0;
344 /* As a result of the modification in the next step where we continue
345 to analyze the prologue till we reach a control flow instruction,
346 we need another variable to store when exactly a non-stack
347 instruction was encountered, which is the current definition
349 if (!non_stack_instruction_found)
350 prologue_end_addr = addr;
351 non_stack_instruction_found = 1;
353 /* When optimizations are enabled, it is not guaranteed that prologue
354 instructions are not mixed in with other instructions from the
355 program. Some programs show this behavior at -O2. This can be
356 avoided by adding -fno-schedule-insns2 switch as of now (edk 8.1)
357 In such cases, we scan the function until we see the first control
361 unsigned op = (unsigned)insn >> 26;
363 /* continue if not control flow (branch, return). */
364 if (op != 0x26 && op != 0x27 && op != 0x2d && op != 0x2e && op != 0x2f)
367 continue; /* continue if imm. */
370 /* This is not a prologue insn, so stop here. */
371 microblaze_debug ("insn is not a prologue insn -- ending scan\n");
375 microblaze_debug ("done analyzing prologue\n");
376 microblaze_debug ("prologue end = 0x%x\n", (int) addr);
378 /* If the last instruction was an add rd, r5, r0 then don't count it as
379 part of the prologue. */
380 if (save_hidden_pointer_found)
381 prologue_end_addr -= INST_WORD_SIZE;
383 return prologue_end_addr;
387 microblaze_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
392 frame_unwind_register (next_frame, MICROBLAZE_PC_REGNUM, buf);
393 pc = extract_typed_address (buf, builtin_type (gdbarch)->builtin_func_ptr);
394 /* For sentinel frame, return address is actual PC. For other frames,
395 return address is pc+8. This is a workaround because gcc does not
396 generate correct return address in CIE. */
397 if (frame_relative_level (next_frame) >= 0)
402 /* Return PC of first real instruction of the function starting at
406 microblaze_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR start_pc)
408 struct symtab_and_line sal;
409 CORE_ADDR func_start, func_end, ostart_pc;
410 struct microblaze_frame_cache cache;
412 /* This is the preferred method, find the end of the prologue by
413 using the debugging information. Debugging info does not always
414 give the right answer since parameters are stored on stack after this.
415 Always analyze the prologue. */
416 if (find_pc_partial_function (start_pc, NULL, &func_start, &func_end))
418 sal = find_pc_line (func_start, 0);
420 if (sal.end < func_end
421 && start_pc <= sal.end)
425 ostart_pc = microblaze_analyze_prologue (gdbarch, func_start, 0xffffffffUL,
428 if (ostart_pc > start_pc)
435 static struct microblaze_frame_cache *
436 microblaze_frame_cache (struct frame_info *next_frame, void **this_cache)
438 struct microblaze_frame_cache *cache;
439 struct gdbarch *gdbarch = get_frame_arch (next_frame);
443 return (struct microblaze_frame_cache *) *this_cache;
445 cache = microblaze_alloc_frame_cache ();
447 cache->saved_regs = trad_frame_alloc_saved_regs (next_frame);
449 /* Clear offsets to saved regs in frame. */
450 for (rn = 0; rn < gdbarch_num_regs (gdbarch); rn++)
451 cache->register_offsets[rn] = -1;
453 /* Call for side effects. */
454 get_frame_func (next_frame);
456 cache->pc = get_frame_address_in_block (next_frame);
462 microblaze_frame_this_id (struct frame_info *next_frame, void **this_cache,
463 struct frame_id *this_id)
465 struct microblaze_frame_cache *cache =
466 microblaze_frame_cache (next_frame, this_cache);
468 /* This marks the outermost frame. */
469 if (cache->base == 0)
472 (*this_id) = frame_id_build (cache->base, cache->pc);
475 static struct value *
476 microblaze_frame_prev_register (struct frame_info *this_frame,
477 void **this_cache, int regnum)
479 struct microblaze_frame_cache *cache =
480 microblaze_frame_cache (this_frame, this_cache);
482 if (cache->frameless_p)
484 if (regnum == MICROBLAZE_PC_REGNUM)
486 if (regnum == MICROBLAZE_SP_REGNUM)
488 return trad_frame_get_prev_register (this_frame,
489 cache->saved_regs, regnum);
492 return trad_frame_get_prev_register (this_frame, cache->saved_regs,
497 static const struct frame_unwind microblaze_frame_unwind =
500 default_frame_unwind_stop_reason,
501 microblaze_frame_this_id,
502 microblaze_frame_prev_register,
504 default_frame_sniffer
508 microblaze_frame_base_address (struct frame_info *next_frame,
511 struct microblaze_frame_cache *cache =
512 microblaze_frame_cache (next_frame, this_cache);
517 static const struct frame_base microblaze_frame_base =
519 µblaze_frame_unwind,
520 microblaze_frame_base_address,
521 microblaze_frame_base_address,
522 microblaze_frame_base_address
525 /* Extract from an array REGBUF containing the (raw) register state, a
526 function return value of TYPE, and copy that into VALBUF. */
528 microblaze_extract_return_value (struct type *type, struct regcache *regcache,
533 /* Copy the return value (starting) in RETVAL_REGNUM to VALBUF. */
534 switch (TYPE_LENGTH (type))
536 case 1: /* return last byte in the register. */
537 regcache_cooked_read (regcache, MICROBLAZE_RETVAL_REGNUM, buf);
538 memcpy(valbuf, buf + MICROBLAZE_REGISTER_SIZE - 1, 1);
540 case 2: /* return last 2 bytes in register. */
541 regcache_cooked_read (regcache, MICROBLAZE_RETVAL_REGNUM, buf);
542 memcpy(valbuf, buf + MICROBLAZE_REGISTER_SIZE - 2, 2);
544 case 4: /* for sizes 4 or 8, copy the required length. */
546 regcache_cooked_read (regcache, MICROBLAZE_RETVAL_REGNUM, buf);
547 regcache_cooked_read (regcache, MICROBLAZE_RETVAL_REGNUM+1, buf+4);
548 memcpy (valbuf, buf, TYPE_LENGTH (type));
551 internal_error (__FILE__, __LINE__,
552 _("Unsupported return value size requested"));
556 /* Store the return value in VALBUF (of type TYPE) where the caller
559 Integers up to four bytes are stored in r3.
561 Longs are stored in r3 (most significant word) and r4 (least
564 Small structures are always returned on stack. */
567 microblaze_store_return_value (struct type *type, struct regcache *regcache,
568 const gdb_byte *valbuf)
570 int len = TYPE_LENGTH (type);
573 memset (buf, 0, sizeof(buf));
575 /* Integral and pointer return values. */
579 gdb_assert (len == 8);
580 memcpy (buf, valbuf, 8);
581 regcache_cooked_write (regcache, MICROBLAZE_RETVAL_REGNUM+1, buf + 4);
584 /* ??? Do we need to do any sign-extension here? */
585 memcpy (buf + 4 - len, valbuf, len);
587 regcache_cooked_write (regcache, MICROBLAZE_RETVAL_REGNUM, buf);
590 static enum return_value_convention
591 microblaze_return_value (struct gdbarch *gdbarch, struct value *function,
592 struct type *type, struct regcache *regcache,
593 gdb_byte *readbuf, const gdb_byte *writebuf)
596 microblaze_extract_return_value (type, regcache, readbuf);
598 microblaze_store_return_value (type, regcache, writebuf);
600 return RETURN_VALUE_REGISTER_CONVENTION;
604 microblaze_stabs_argument_has_addr (struct gdbarch *gdbarch, struct type *type)
606 return (TYPE_LENGTH (type) == 16);
610 microblaze_write_pc (struct regcache *regcache, CORE_ADDR pc)
612 regcache_cooked_write_unsigned (regcache, MICROBLAZE_PC_REGNUM, pc);
615 static int dwarf2_to_reg_map[78] =
616 { 0 /* r0 */, 1 /* r1 */, 2 /* r2 */, 3 /* r3 */, /* 0- 3 */
617 4 /* r4 */, 5 /* r5 */, 6 /* r6 */, 7 /* r7 */, /* 4- 7 */
618 8 /* r8 */, 9 /* r9 */, 10 /* r10 */, 11 /* r11 */, /* 8-11 */
619 12 /* r12 */, 13 /* r13 */, 14 /* r14 */, 15 /* r15 */, /* 12-15 */
620 16 /* r16 */, 17 /* r17 */, 18 /* r18 */, 19 /* r19 */, /* 16-19 */
621 20 /* r20 */, 21 /* r21 */, 22 /* r22 */, 23 /* r23 */, /* 20-23 */
622 24 /* r24 */, 25 /* r25 */, 26 /* r26 */, 27 /* r27 */, /* 24-25 */
623 28 /* r28 */, 29 /* r29 */, 30 /* r30 */, 31 /* r31 */, /* 28-31 */
624 -1 /* $f0 */, -1 /* $f1 */, -1 /* $f2 */, -1 /* $f3 */, /* 32-35 */
625 -1 /* $f4 */, -1 /* $f5 */, -1 /* $f6 */, -1 /* $f7 */, /* 36-39 */
626 -1 /* $f8 */, -1 /* $f9 */, -1 /* $f10 */, -1 /* $f11 */, /* 40-43 */
627 -1 /* $f12 */, -1 /* $f13 */, -1 /* $f14 */, -1 /* $f15 */, /* 44-47 */
628 -1 /* $f16 */, -1 /* $f17 */, -1 /* $f18 */, -1 /* $f19 */, /* 48-51 */
629 -1 /* $f20 */, -1 /* $f21 */, -1 /* $f22 */, -1 /* $f23 */, /* 52-55 */
630 -1 /* $f24 */, -1 /* $f25 */, -1 /* $f26 */, -1 /* $f27 */, /* 56-59 */
631 -1 /* $f28 */, -1 /* $f29 */, -1 /* $f30 */, -1 /* $f31 */, /* 60-63 */
632 -1 /* hi */, -1 /* lo */, -1 /* accum*/, 33 /* rmsr */, /* 64-67 */
633 -1 /* $fcc1*/, -1 /* $fcc2*/, -1 /* $fcc3*/, -1 /* $fcc4*/, /* 68-71 */
634 -1 /* $fcc5*/, -1 /* $fcc6*/, -1 /* $fcc7*/, -1 /* $ap */, /* 72-75 */
635 -1 /* $rap */, -1 /* $frp */ /* 76-77 */
639 microblaze_dwarf2_reg_to_regnum (struct gdbarch *gdbarch, int reg)
641 if (reg >= 0 && reg < sizeof (dwarf2_to_reg_map))
642 return dwarf2_to_reg_map[reg];
647 microblaze_register_g_packet_guesses (struct gdbarch *gdbarch)
649 register_remote_g_packet_guess (gdbarch,
650 4 * MICROBLAZE_NUM_CORE_REGS,
653 register_remote_g_packet_guess (gdbarch,
654 4 * MICROBLAZE_NUM_REGS,
655 tdesc_microblaze_with_stack_protect);
658 static struct gdbarch *
659 microblaze_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
661 struct gdbarch_tdep *tdep;
662 struct gdbarch *gdbarch;
663 struct tdesc_arch_data *tdesc_data = NULL;
664 const struct target_desc *tdesc = info.target_desc;
666 /* If there is already a candidate, use it. */
667 arches = gdbarch_list_lookup_by_info (arches, &info);
669 return arches->gdbarch;
671 tdesc = tdesc_microblaze;
673 /* Check any target description for validity. */
674 if (tdesc_has_registers (tdesc))
676 const struct tdesc_feature *feature;
680 feature = tdesc_find_feature (tdesc,
681 "org.gnu.gdb.microblaze.core");
684 tdesc_data = tdesc_data_alloc ();
687 for (i = 0; i < MICROBLAZE_NUM_CORE_REGS; i++)
688 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
689 microblaze_register_names[i]);
690 feature = tdesc_find_feature (tdesc,
691 "org.gnu.gdb.microblaze.stack-protect");
695 valid_p &= tdesc_numbered_register (feature, tdesc_data,
696 MICROBLAZE_SLR_REGNUM,
698 valid_p &= tdesc_numbered_register (feature, tdesc_data,
699 MICROBLAZE_SHR_REGNUM,
705 tdesc_data_cleanup (tdesc_data);
710 /* Allocate space for the new architecture. */
711 tdep = XNEW (struct gdbarch_tdep);
712 gdbarch = gdbarch_alloc (&info, tdep);
714 set_gdbarch_long_double_bit (gdbarch, 128);
716 set_gdbarch_num_regs (gdbarch, MICROBLAZE_NUM_REGS);
717 set_gdbarch_register_name (gdbarch, microblaze_register_name);
718 set_gdbarch_register_type (gdbarch, microblaze_register_type);
720 /* Register numbers of various important registers. */
721 set_gdbarch_sp_regnum (gdbarch, MICROBLAZE_SP_REGNUM);
722 set_gdbarch_pc_regnum (gdbarch, MICROBLAZE_PC_REGNUM);
724 /* Map Dwarf2 registers to GDB registers. */
725 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, microblaze_dwarf2_reg_to_regnum);
727 /* Call dummy code. */
728 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
730 set_gdbarch_return_value (gdbarch, microblaze_return_value);
731 set_gdbarch_stabs_argument_has_addr
732 (gdbarch, microblaze_stabs_argument_has_addr);
734 set_gdbarch_skip_prologue (gdbarch, microblaze_skip_prologue);
736 /* Stack grows downward. */
737 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
739 set_gdbarch_breakpoint_from_pc (gdbarch, microblaze_breakpoint_from_pc);
741 set_gdbarch_frame_args_skip (gdbarch, 8);
743 set_gdbarch_print_insn (gdbarch, print_insn_microblaze);
745 set_gdbarch_write_pc (gdbarch, microblaze_write_pc);
747 set_gdbarch_unwind_pc (gdbarch, microblaze_unwind_pc);
749 microblaze_register_g_packet_guesses (gdbarch);
751 frame_base_set_default (gdbarch, µblaze_frame_base);
753 /* Hook in ABI-specific overrides, if they have been registered. */
754 gdbarch_init_osabi (info, gdbarch);
756 /* Unwind the frame. */
757 dwarf2_append_unwinders (gdbarch);
758 frame_unwind_append_unwinder (gdbarch, µblaze_frame_unwind);
759 frame_base_append_sniffer (gdbarch, dwarf2_frame_base_sniffer);
760 if (tdesc_data != NULL)
761 tdesc_use_registers (gdbarch, tdesc, tdesc_data);
766 /* Provide a prototype to silence -Wmissing-prototypes. */
767 void _initialize_microblaze_tdep (void);
770 _initialize_microblaze_tdep (void)
772 register_gdbarch_init (bfd_arch_microblaze, microblaze_gdbarch_init);
774 initialize_tdesc_microblaze_with_stack_protect ();
775 initialize_tdesc_microblaze ();
776 /* Debug this files internals. */
777 add_setshow_zuinteger_cmd ("microblaze", class_maintenance,
778 µblaze_debug_flag, _("\
779 Set microblaze debugging."), _("\
780 Show microblaze debugging."), _("\
781 When non-zero, microblaze specific debugging is enabled."),
784 &setdebuglist, &showdebuglist);