1 /* Target-dependent code for the i386.
3 Copyright 2001, 2002, 2003
4 Free Software Foundation, Inc.
6 This file is part of GDB.
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
31 /* GDB's i386 target supports both the 32-bit Intel Architecture
32 (IA-32) and the 64-bit AMD x86-64 architecture. Internally it uses
33 a similar register layout for both.
35 - General purpose registers
37 - FPU control registers
39 - SSE control register
41 The general purpose registers for the x86-64 architecture are quite
42 different from IA-32. Therefore, the FP0_REGNUM target macro
43 determines the register number at which the FPU data registers
44 start. The number of FPU data and control registers is the same
45 for both architectures. The number of SSE registers however,
46 differs and is determined by the num_xmm_regs member of `struct
49 /* Convention for returning structures. */
53 pcc_struct_return, /* Return "short" structures in memory. */
54 reg_struct_return /* Return "short" structures in registers. */
57 /* i386 architecture specific information. */
60 /* General-purpose registers. */
61 struct regset *gregset;
62 int *gregset_reg_offset;
64 size_t sizeof_gregset;
66 /* Floating-point registers. */
67 struct regset *fpregset;
68 size_t sizeof_fpregset;
70 /* Register number for %st(0). The register numbers for the other
71 registers follow from this one. Set this to -1 to indicate the
75 /* Register number for %mm0. Set this to -1 to indicate the absence
79 /* Number of SSE registers. */
82 /* Offset of saved PC in jmp_buf. */
85 /* Convention for returning structures. */
86 enum struct_return struct_return;
88 /* Address range where sigtramp lives. */
89 CORE_ADDR sigtramp_start;
90 CORE_ADDR sigtramp_end;
92 /* Get address of sigcontext for sigtramp. */
93 CORE_ADDR (*sigcontext_addr) (struct frame_info *);
95 /* Offset of registers in `struct sigcontext'. */
99 /* Offset of saved PC and SP in `struct sigcontext'. Usage of these
100 is deprecated, please use `sc_reg_offset' instead. */
105 /* Floating-point registers. */
107 /* All FPU control regusters (except for FIOFF and FOOFF) are 16-bit
108 (at most) in the FPU, but are zero-extended to 32 bits in GDB's
111 /* "Generic" floating point control register. */
112 #define FPC_REGNUM (FP0_REGNUM + 8)
114 /* FPU control word. */
115 #define FCTRL_REGNUM FPC_REGNUM
117 /* FPU status word. */
118 #define FSTAT_REGNUM (FPC_REGNUM + 1)
120 /* FPU register tag word. */
121 #define FTAG_REGNUM (FPC_REGNUM + 2)
123 /* FPU instruction's code segment selector, called "FPU Instruction
124 Pointer Selector" in the IA-32 manuals. */
125 #define FISEG_REGNUM (FPC_REGNUM + 3)
127 /* FPU instruction's offset within segment. */
128 #define FIOFF_REGNUM (FPC_REGNUM + 4)
130 /* FPU operand's data segment. */
131 #define FOSEG_REGNUM (FPC_REGNUM + 5)
133 /* FPU operand's offset within segment */
134 #define FOOFF_REGNUM (FPC_REGNUM + 6)
136 /* FPU opcode, bottom eleven bits. */
137 #define FOP_REGNUM (FPC_REGNUM + 7)
139 /* Return non-zero if REGNUM matches the FP register and the FP
140 register set is active. */
141 extern int i386_fp_regnum_p (int regnum);
142 extern int i386_fpc_regnum_p (int regnum);
146 /* First SSE data register. */
147 #define XMM0_REGNUM (FPC_REGNUM + 8)
149 /* SSE control/status register. */
150 #define MXCSR_REGNUM \
151 (XMM0_REGNUM + gdbarch_tdep (current_gdbarch)->num_xmm_regs)
153 /* Register numbers of various important registers. */
157 I386_EAX_REGNUM, /* %eax */
158 I386_ECX_REGNUM, /* %ecx */
159 I386_EDX_REGNUM, /* %edx */
160 I386_EBX_REGNUM, /* %ebx */
161 I386_ESP_REGNUM, /* %esp */
162 I386_EBP_REGNUM, /* %ebp */
163 I386_ESI_REGNUM, /* %esi */
164 I386_EDI_REGNUM, /* %edi */
165 I386_EIP_REGNUM, /* %eip */
166 I386_EFLAGS_REGNUM, /* %eflags */
167 I386_ST0_REGNUM = 16, /* %st(0) */
170 #define I386_NUM_GREGS 16
171 #define I386_NUM_FREGS 16
172 #define I386_NUM_XREGS 9
174 #define I386_SSE_NUM_REGS (I386_NUM_GREGS + I386_NUM_FREGS \
177 /* Size of the largest register. */
178 #define I386_MAX_REGISTER_SIZE 16
180 /* Functions exported from i386-tdep.c. */
181 extern CORE_ADDR i386_pe_skip_trampoline_code (CORE_ADDR pc, char *name);
182 extern int i386_frameless_signal_p (struct frame_info *frame);
184 /* Return the name of register REG. */
185 extern char const *i386_register_name (int reg);
187 /* Return non-zero if REGNUM is a member of the specified group. */
188 extern int i386_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
189 struct reggroup *group);
191 /* Return the appropriate register set for the core section identified
192 by SECT_NAME and SECT_SIZE. */
193 extern const struct regset *
194 i386_regset_from_core_section (struct gdbarch *gdbarch,
195 const char *sect_name, size_t sect_size);
197 /* Initialize a basic ELF architecture variant. */
198 extern void i386_elf_init_abi (struct gdbarch_info, struct gdbarch *);
200 /* Initialize a SVR4 architecture variant. */
201 extern void i386_svr4_init_abi (struct gdbarch_info, struct gdbarch *);
204 /* Functions and variables exported from i386bsd-tdep.c. */
206 extern void i386bsd_init_abi (struct gdbarch_info, struct gdbarch *);
207 extern CORE_ADDR i386fbsd_sigtramp_start;
208 extern CORE_ADDR i386fbsd_sigtramp_end;
209 extern CORE_ADDR i386obsd_sigtramp_start;
210 extern CORE_ADDR i386obsd_sigtramp_end;
211 extern int i386fbsd4_sc_reg_offset[];
212 extern int i386fbsd_sc_reg_offset[];
213 extern int i386nbsd_sc_reg_offset[];
214 extern int i386obsd_sc_reg_offset[];
215 extern int i386bsd_sc_reg_offset[];
217 #endif /* i386-tdep.h */