1 /* Target-dependent code for Analog Devices Blackfin processor, for GDB.
3 Copyright (C) 2005-2016 Free Software Foundation, Inc.
5 Contributed by Analog Devices, Inc.
7 This file is part of GDB.
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3 of the License, or
12 (at your option) any later version.
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
19 You should have received a copy of the GNU General Public License
20 along with this program. If not, see <http://www.gnu.org/licenses/>. */
25 #include "arch-utils.h"
28 #include "frame-unwind.h"
29 #include "frame-base.h"
30 #include "trad-frame.h"
32 #include "sim-regno.h"
33 #include "gdb/sim-bfin.h"
34 #include "dwarf2-frame.h"
40 #include "xml-syscall.h"
41 #include "bfin-tdep.h"
43 /* Macros used by prologue functions. */
44 #define P_LINKAGE 0xE800
45 #define P_MINUS_SP1 0x0140
46 #define P_MINUS_SP2 0x05C0
47 #define P_MINUS_SP3 0x0540
48 #define P_MINUS_SP4 0x04C0
49 #define P_SP_PLUS 0x6C06
50 #define P_P2_LOW 0xE10A
51 #define P_P2_HIGH 0XE14A
52 #define P_SP_EQ_SP_PLUS_P2 0X5BB2
53 #define P_SP_EQ_P2_PLUS_SP 0x5B96
54 #define P_MINUS_MINUS_SP_EQ_RETS 0x0167
56 /* Macros used for program flow control. */
57 /* 16 bit instruction, max */
58 #define P_16_BIT_INSR_MAX 0xBFFF
59 /* 32 bit instruction, min */
60 #define P_32_BIT_INSR_MIN 0xC000
61 /* 32 bit instruction, max */
62 #define P_32_BIT_INSR_MAX 0xE801
63 /* jump (preg), 16-bit, min */
64 #define P_JUMP_PREG_MIN 0x0050
65 /* jump (preg), 16-bit, max */
66 #define P_JUMP_PREG_MAX 0x0057
67 /* jump (pc+preg), 16-bit, min */
68 #define P_JUMP_PC_PLUS_PREG_MIN 0x0080
69 /* jump (pc+preg), 16-bit, max */
70 #define P_JUMP_PC_PLUS_PREG_MAX 0x0087
71 /* jump.s pcrel13m2, 16-bit, min */
72 #define P_JUMP_S_MIN 0x2000
73 /* jump.s pcrel13m2, 16-bit, max */
74 #define P_JUMP_S_MAX 0x2FFF
75 /* jump.l pcrel25m2, 32-bit, min */
76 #define P_JUMP_L_MIN 0xE200
77 /* jump.l pcrel25m2, 32-bit, max */
78 #define P_JUMP_L_MAX 0xE2FF
79 /* conditional jump pcrel11m2, 16-bit, min */
80 #define P_IF_CC_JUMP_MIN 0x1800
81 /* conditional jump pcrel11m2, 16-bit, max */
82 #define P_IF_CC_JUMP_MAX 0x1BFF
83 /* conditional jump(bp) pcrel11m2, 16-bit, min */
84 #define P_IF_CC_JUMP_BP_MIN 0x1C00
85 /* conditional jump(bp) pcrel11m2, 16-bit, max */
86 #define P_IF_CC_JUMP_BP_MAX 0x1FFF
87 /* conditional !jump pcrel11m2, 16-bit, min */
88 #define P_IF_NOT_CC_JUMP_MIN 0x1000
89 /* conditional !jump pcrel11m2, 16-bit, max */
90 #define P_IF_NOT_CC_JUMP_MAX 0x13FF
91 /* conditional jump(bp) pcrel11m2, 16-bit, min */
92 #define P_IF_NOT_CC_JUMP_BP_MIN 0x1400
93 /* conditional jump(bp) pcrel11m2, 16-bit, max */
94 #define P_IF_NOT_CC_JUMP_BP_MAX 0x17FF
95 /* call (preg), 16-bit, min */
96 #define P_CALL_PREG_MIN 0x0060
97 /* call (preg), 16-bit, max */
98 #define P_CALL_PREG_MAX 0x0067
99 /* call (pc+preg), 16-bit, min */
100 #define P_CALL_PC_PLUS_PREG_MIN 0x0070
101 /* call (pc+preg), 16-bit, max */
102 #define P_CALL_PC_PLUS_PREG_MAX 0x0077
103 /* call pcrel25m2, 32-bit, min */
104 #define P_CALL_MIN 0xE300
105 /* call pcrel25m2, 32-bit, max */
106 #define P_CALL_MAX 0xE3FF
110 #define P_MNOP 0xC803
111 /* EXCPT, 16-bit, min */
112 #define P_EXCPT_MIN 0x00A0
113 /* EXCPT, 16-bit, max */
114 #define P_EXCPT_MAX 0x00AF
115 /* multi instruction mask 1, 16-bit */
116 #define P_BIT_MULTI_INS_1 0xC000
117 /* multi instruction mask 2, 16-bit */
118 #define P_BIT_MULTI_INS_2 0x0800
120 /* The maximum bytes we search to skip the prologue. */
121 #define UPPER_LIMIT 40
124 #define ASTAT_CC_POS 5
125 #define ASTAT_CC (1 << ASTAT_CC_POS)
127 /* Initial value: Register names used in BFIN's ISA documentation. */
129 static const char * const bfin_register_name_strings[] =
131 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
132 "p0", "p1", "p2", "p3", "p4", "p5", "sp", "fp",
133 "i0", "i1", "i2", "i3", "m0", "m1", "m2", "m3",
134 "b0", "b1", "b2", "b3", "l0", "l1", "l2", "l3",
135 "a0x", "a0w", "a1x", "a1w", "astat", "rets",
136 "lc0", "lt0", "lb0", "lc1", "lt1", "lb1", "cycles", "cycles2",
137 "usp", "seqstat", "syscfg", "reti", "retx", "retn", "rete",
141 #define NUM_BFIN_REGNAMES ARRAY_SIZE (bfin_register_name_strings)
144 /* In this diagram successive memory locations increase downwards or the
145 stack grows upwards with negative indices. (PUSH analogy for stack.)
147 The top frame is the "frame" of the current function being executed.
149 +--------------+ SP -
153 +--------------+ FP |
155 +--------------+ | frame
167 +--------------+ | frame
177 +--------------+<- next frame
183 The frame chain is formed as following:
185 FP has the topmost frame.
186 FP + 4 has the previous FP and so on. */
189 /* Map from DWARF2 register number to GDB register number. */
191 static const int map_gcc_gdb[] =
225 BFIN_A0_DOT_X_REGNUM,
226 BFIN_A1_DOT_X_REGNUM,
245 struct bfin_frame_cache
251 int frameless_pc_value;
253 /* Saved registers. */
254 CORE_ADDR saved_regs[BFIN_NUM_REGS];
257 /* Stack space reserved for local variables. */
261 /* Allocate and initialize a frame cache. */
263 static struct bfin_frame_cache *
264 bfin_alloc_frame_cache (void)
266 struct bfin_frame_cache *cache;
269 cache = FRAME_OBSTACK_ZALLOC (struct bfin_frame_cache);
273 cache->sp_offset = -4;
275 cache->frameless_pc_value = 0;
277 /* Saved registers. We initialize these to -1 since zero is a valid
278 offset (that's where fp is supposed to be stored). */
279 for (i = 0; i < BFIN_NUM_REGS; i++)
280 cache->saved_regs[i] = -1;
282 /* Frameless until proven otherwise. */
288 static struct bfin_frame_cache *
289 bfin_frame_cache (struct frame_info *this_frame, void **this_cache)
291 struct bfin_frame_cache *cache;
295 return (struct bfin_frame_cache *) *this_cache;
297 cache = bfin_alloc_frame_cache ();
300 cache->base = get_frame_register_unsigned (this_frame, BFIN_FP_REGNUM);
301 if (cache->base == 0)
304 /* For normal frames, PC is stored at [FP + 4]. */
305 cache->saved_regs[BFIN_PC_REGNUM] = 4;
306 cache->saved_regs[BFIN_FP_REGNUM] = 0;
308 /* Adjust all the saved registers such that they contain addresses
309 instead of offsets. */
310 for (i = 0; i < BFIN_NUM_REGS; i++)
311 if (cache->saved_regs[i] != -1)
312 cache->saved_regs[i] += cache->base;
314 cache->pc = get_frame_func (this_frame) ;
315 if (cache->pc == 0 || cache->pc == get_frame_pc (this_frame))
317 /* Either there is no prologue (frameless function) or we are at
318 the start of a function. In short we do not have a frame.
319 PC is stored in rets register. FP points to previous frame. */
321 cache->saved_regs[BFIN_PC_REGNUM] =
322 get_frame_register_unsigned (this_frame, BFIN_RETS_REGNUM);
323 cache->frameless_pc_value = 1;
324 cache->base = get_frame_register_unsigned (this_frame, BFIN_FP_REGNUM);
325 cache->saved_regs[BFIN_FP_REGNUM] = cache->base;
326 cache->saved_sp = cache->base;
330 cache->frameless_pc_value = 0;
332 /* Now that we have the base address for the stack frame we can
333 calculate the value of SP in the calling frame. */
334 cache->saved_sp = cache->base + 8;
341 bfin_frame_this_id (struct frame_info *this_frame,
343 struct frame_id *this_id)
345 struct bfin_frame_cache *cache = bfin_frame_cache (this_frame, this_cache);
347 /* This marks the outermost frame. */
348 if (cache->base == 0)
351 /* See the end of bfin_push_dummy_call. */
352 *this_id = frame_id_build (cache->base + 8, cache->pc);
355 static struct value *
356 bfin_frame_prev_register (struct frame_info *this_frame,
360 struct gdbarch *gdbarch = get_frame_arch (this_frame);
361 struct bfin_frame_cache *cache = bfin_frame_cache (this_frame, this_cache);
363 if (regnum == gdbarch_sp_regnum (gdbarch) && cache->saved_sp)
364 return frame_unwind_got_constant (this_frame, regnum, cache->saved_sp);
366 if (regnum < BFIN_NUM_REGS && cache->saved_regs[regnum] != -1)
367 return frame_unwind_got_memory (this_frame, regnum,
368 cache->saved_regs[regnum]);
370 return frame_unwind_got_register (this_frame, regnum, regnum);
373 static const struct frame_unwind bfin_frame_unwind =
376 default_frame_unwind_stop_reason,
378 bfin_frame_prev_register,
380 default_frame_sniffer
383 /* Check for "[--SP] = <reg>;" insns. These are appear in function
384 prologues to save misc registers onto the stack. */
387 is_minus_minus_sp (int op)
391 if ((op == P_MINUS_SP1) || (op == P_MINUS_SP2)
392 || (op == P_MINUS_SP3) || (op == P_MINUS_SP4))
398 /* Skip all the insns that appear in generated function prologues. */
401 bfin_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
403 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
404 int op = read_memory_unsigned_integer (pc, 2, byte_order);
405 CORE_ADDR orig_pc = pc;
408 /* The new gcc prologue generates the register saves BEFORE the link
409 or RETS saving instruction.
410 So, our job is to stop either at those instructions or some upper
411 limit saying there is no frame! */
415 if (is_minus_minus_sp (op))
417 while (is_minus_minus_sp (op))
420 op = read_memory_unsigned_integer (pc, 2, byte_order);
428 else if (op == P_LINKAGE)
433 else if (op == P_MINUS_MINUS_SP_EQ_RETS)
438 else if (op == P_RTS)
442 else if ((op >= P_JUMP_PREG_MIN && op <= P_JUMP_PREG_MAX)
443 || (op >= P_JUMP_PC_PLUS_PREG_MIN
444 && op <= P_JUMP_PC_PLUS_PREG_MAX)
445 || (op == P_JUMP_S_MIN && op <= P_JUMP_S_MAX))
449 else if (pc - orig_pc >= UPPER_LIMIT)
451 warning (_("Function Prologue not recognised; "
452 "pc will point to ENTRY_POINT of the function"));
458 pc += 2; /* Not a terminating instruction go on. */
459 op = read_memory_unsigned_integer (pc, 2, byte_order);
464 Dwarf2 uses entry point value AFTER some register initializations.
465 We should perhaps skip such asssignments as well (R6 = R1, ...). */
470 /* Return the GDB type object for the "standard" data type of data in
471 register N. This should be void pointer for P0-P5, SP, FP;
472 void pointer to function for PC; int otherwise. */
475 bfin_register_type (struct gdbarch *gdbarch, int regnum)
477 if ((regnum >= BFIN_P0_REGNUM && regnum <= BFIN_FP_REGNUM)
478 || regnum == BFIN_USP_REGNUM)
479 return builtin_type (gdbarch)->builtin_data_ptr;
481 if (regnum == BFIN_PC_REGNUM || regnum == BFIN_RETS_REGNUM
482 || regnum == BFIN_RETI_REGNUM || regnum == BFIN_RETX_REGNUM
483 || regnum == BFIN_RETN_REGNUM || regnum == BFIN_RETE_REGNUM
484 || regnum == BFIN_LT0_REGNUM || regnum == BFIN_LB0_REGNUM
485 || regnum == BFIN_LT1_REGNUM || regnum == BFIN_LB1_REGNUM)
486 return builtin_type (gdbarch)->builtin_func_ptr;
488 return builtin_type (gdbarch)->builtin_int32;
492 bfin_push_dummy_call (struct gdbarch *gdbarch,
493 struct value *function,
494 struct regcache *regcache,
500 CORE_ADDR struct_addr)
502 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
504 long reg_r0, reg_r1, reg_r2;
507 for (i = nargs - 1; i >= 0; i--)
509 struct type *value_type = value_enclosing_type (args[i]);
511 total_len += (TYPE_LENGTH (value_type) + 3) & ~3;
514 /* At least twelve bytes of stack space must be allocated for the function's
515 arguments, even for functions that have less than 12 bytes of argument
519 sp -= 12 - total_len;
521 /* Push arguments in reverse order. */
523 for (i = nargs - 1; i >= 0; i--)
525 struct type *value_type = value_enclosing_type (args[i]);
526 struct type *arg_type = check_typedef (value_type);
527 int container_len = (TYPE_LENGTH (value_type) + 3) & ~3;
530 write_memory (sp, value_contents (args[i]), container_len);
533 /* Initialize R0, R1, and R2 to the first 3 words of parameters. */
535 reg_r0 = read_memory_integer (sp, 4, byte_order);
536 regcache_cooked_write_unsigned (regcache, BFIN_R0_REGNUM, reg_r0);
537 reg_r1 = read_memory_integer (sp + 4, 4, byte_order);
538 regcache_cooked_write_unsigned (regcache, BFIN_R1_REGNUM, reg_r1);
539 reg_r2 = read_memory_integer (sp + 8, 4, byte_order);
540 regcache_cooked_write_unsigned (regcache, BFIN_R2_REGNUM, reg_r2);
542 /* Store struct value address. */
545 regcache_cooked_write_unsigned (regcache, BFIN_P0_REGNUM, struct_addr);
547 /* Set the dummy return value to bp_addr.
548 A dummy breakpoint will be setup to execute the call. */
550 regcache_cooked_write_unsigned (regcache, BFIN_RETS_REGNUM, bp_addr);
552 /* Finally, update the stack pointer. */
554 regcache_cooked_write_unsigned (regcache, BFIN_SP_REGNUM, sp);
559 /* Convert DWARF2 register number REG to the appropriate register number
563 bfin_reg_to_regnum (struct gdbarch *gdbarch, int reg)
565 if (reg < 0 || reg >= ARRAY_SIZE (map_gcc_gdb))
568 return map_gcc_gdb[reg];
571 /* This function implements the 'breakpoint_from_pc' gdbarch method.
572 It returns a pointer to a string of bytes that encode a breakpoint
573 instruction, stores the length of the string to *lenptr, and
574 adjusts the program counter (if necessary) to point to the actual
575 memory location where the breakpoint should be inserted. */
577 static const unsigned char *
578 bfin_breakpoint_from_pc (struct gdbarch *gdbarch,
579 CORE_ADDR *pcptr, int *lenptr)
581 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
583 static unsigned char bfin_breakpoint[] = {0xa1, 0x00, 0x00, 0x00};
584 static unsigned char bfin_sim_breakpoint[] = {0x25, 0x00, 0x00, 0x00};
586 iw = read_memory_unsigned_integer (*pcptr, 2, byte_order);
588 if ((iw & 0xf000) >= 0xc000)
589 /* 32-bit instruction. */
594 if (strcmp (target_shortname, "sim") == 0)
595 return bfin_sim_breakpoint;
597 return bfin_breakpoint;
601 bfin_extract_return_value (struct type *type,
602 struct regcache *regs,
605 struct gdbarch *gdbarch = get_regcache_arch (regs);
606 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
607 bfd_byte *valbuf = dst;
608 int len = TYPE_LENGTH (type);
610 int regno = BFIN_R0_REGNUM;
612 gdb_assert (len <= 8);
616 regcache_cooked_read_unsigned (regs, regno++, &tmp);
617 store_unsigned_integer (valbuf, (len > 4 ? 4 : len), byte_order, tmp);
623 /* Write into appropriate registers a function return value of type
624 TYPE, given in virtual format. */
627 bfin_store_return_value (struct type *type,
628 struct regcache *regs,
631 const bfd_byte *valbuf = src;
633 /* Integral values greater than one word are stored in consecutive
634 registers starting with R0. This will always be a multiple of
635 the register size. */
637 int len = TYPE_LENGTH (type);
638 int regno = BFIN_R0_REGNUM;
640 gdb_assert (len <= 8);
644 regcache_cooked_write (regs, regno++, valbuf);
650 /* Determine, for architecture GDBARCH, how a return value of TYPE
651 should be returned. If it is supposed to be returned in registers,
652 and READBUF is nonzero, read the appropriate value from REGCACHE,
653 and copy it into READBUF. If WRITEBUF is nonzero, write the value
654 from WRITEBUF into REGCACHE. */
656 static enum return_value_convention
657 bfin_return_value (struct gdbarch *gdbarch,
658 struct value *function,
660 struct regcache *regcache,
662 const gdb_byte *writebuf)
664 if (TYPE_LENGTH (type) > 8)
665 return RETURN_VALUE_STRUCT_CONVENTION;
668 bfin_extract_return_value (type, regcache, readbuf);
671 bfin_store_return_value (type, regcache, writebuf);
673 return RETURN_VALUE_REGISTER_CONVENTION;
676 /* Return the BFIN register name corresponding to register I. */
679 bfin_register_name (struct gdbarch *gdbarch, int i)
681 return bfin_register_name_strings[i];
684 static enum register_status
685 bfin_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
686 int regnum, gdb_byte *buffer)
688 gdb_byte *buf = (gdb_byte *) alloca (MAX_REGISTER_SIZE);
689 enum register_status status;
691 if (regnum != BFIN_CC_REGNUM)
692 internal_error (__FILE__, __LINE__,
693 _("invalid register number %d"), regnum);
695 /* Extract the CC bit from the ASTAT register. */
696 status = regcache_raw_read (regcache, BFIN_ASTAT_REGNUM, buf);
697 if (status == REG_VALID)
699 buffer[1] = buffer[2] = buffer[3] = 0;
700 buffer[0] = !!(buf[0] & ASTAT_CC);
706 bfin_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
707 int regnum, const gdb_byte *buffer)
709 gdb_byte *buf = (gdb_byte *) alloca (MAX_REGISTER_SIZE);
711 if (regnum != BFIN_CC_REGNUM)
712 internal_error (__FILE__, __LINE__,
713 _("invalid register number %d"), regnum);
715 /* Overlay the CC bit in the ASTAT register. */
716 regcache_raw_read (regcache, BFIN_ASTAT_REGNUM, buf);
717 buf[0] = (buf[0] & ~ASTAT_CC) | ((buffer[0] & 1) << ASTAT_CC_POS);
718 regcache_raw_write (regcache, BFIN_ASTAT_REGNUM, buf);
722 bfin_frame_base_address (struct frame_info *this_frame, void **this_cache)
724 struct bfin_frame_cache *cache = bfin_frame_cache (this_frame, this_cache);
730 bfin_frame_local_address (struct frame_info *this_frame, void **this_cache)
732 struct bfin_frame_cache *cache = bfin_frame_cache (this_frame, this_cache);
734 return cache->base - 4;
738 bfin_frame_args_address (struct frame_info *this_frame, void **this_cache)
740 struct bfin_frame_cache *cache = bfin_frame_cache (this_frame, this_cache);
742 return cache->base + 8;
745 static const struct frame_base bfin_frame_base =
748 bfin_frame_base_address,
749 bfin_frame_local_address,
750 bfin_frame_args_address
753 static struct frame_id
754 bfin_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
758 sp = get_frame_register_unsigned (this_frame, BFIN_SP_REGNUM);
760 return frame_id_build (sp, get_frame_pc (this_frame));
764 bfin_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
766 return frame_unwind_register_unsigned (next_frame, BFIN_PC_REGNUM);
770 bfin_frame_align (struct gdbarch *gdbarch, CORE_ADDR address)
772 return (address & ~0x3);
776 bfin_abi (struct gdbarch *gdbarch)
778 return gdbarch_tdep (gdbarch)->bfin_abi;
781 /* Initialize the current architecture based on INFO. If possible,
782 re-use an architecture from ARCHES, which is a list of
783 architectures already created during this debugging session.
785 Called e.g. at program startup, when reading a core file, and when
786 reading a binary file. */
788 static struct gdbarch *
789 bfin_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
791 struct gdbarch_tdep *tdep;
792 struct gdbarch *gdbarch;
797 /* If there is already a candidate, use it. */
799 for (arches = gdbarch_list_lookup_by_info (arches, &info);
801 arches = gdbarch_list_lookup_by_info (arches->next, &info))
803 if (gdbarch_tdep (arches->gdbarch)->bfin_abi != abi)
805 return arches->gdbarch;
808 tdep = XNEW (struct gdbarch_tdep);
809 gdbarch = gdbarch_alloc (&info, tdep);
811 tdep->bfin_abi = abi;
813 set_gdbarch_num_regs (gdbarch, BFIN_NUM_REGS);
814 set_gdbarch_pseudo_register_read (gdbarch, bfin_pseudo_register_read);
815 set_gdbarch_pseudo_register_write (gdbarch, bfin_pseudo_register_write);
816 set_gdbarch_num_pseudo_regs (gdbarch, BFIN_NUM_PSEUDO_REGS);
817 set_gdbarch_sp_regnum (gdbarch, BFIN_SP_REGNUM);
818 set_gdbarch_pc_regnum (gdbarch, BFIN_PC_REGNUM);
819 set_gdbarch_ps_regnum (gdbarch, BFIN_ASTAT_REGNUM);
820 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, bfin_reg_to_regnum);
821 set_gdbarch_register_name (gdbarch, bfin_register_name);
822 set_gdbarch_register_type (gdbarch, bfin_register_type);
823 set_gdbarch_dummy_id (gdbarch, bfin_dummy_id);
824 set_gdbarch_push_dummy_call (gdbarch, bfin_push_dummy_call);
825 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
826 set_gdbarch_return_value (gdbarch, bfin_return_value);
827 set_gdbarch_skip_prologue (gdbarch, bfin_skip_prologue);
828 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
829 set_gdbarch_breakpoint_from_pc (gdbarch, bfin_breakpoint_from_pc);
830 set_gdbarch_decr_pc_after_break (gdbarch, 2);
831 set_gdbarch_frame_args_skip (gdbarch, 8);
832 set_gdbarch_unwind_pc (gdbarch, bfin_unwind_pc);
833 set_gdbarch_frame_align (gdbarch, bfin_frame_align);
834 set_gdbarch_print_insn (gdbarch, print_insn_bfin);
836 /* Hook in ABI-specific overrides, if they have been registered. */
837 gdbarch_init_osabi (info, gdbarch);
839 dwarf2_append_unwinders (gdbarch);
841 frame_base_set_default (gdbarch, &bfin_frame_base);
843 frame_unwind_append_unwinder (gdbarch, &bfin_frame_unwind);
848 /* Provide a prototype to silence -Wmissing-prototypes. */
849 extern initialize_file_ftype _initialize_bfin_tdep;
852 _initialize_bfin_tdep (void)
854 register_gdbarch_init (bfd_arch_bfin, bfin_gdbarch_init);