1 /* GNU/Linux on ARM native support.
2 Copyright (C) 1999-2016 Free Software Foundation, Inc.
4 This file is part of GDB.
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3 of the License, or
9 (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
24 #include "linux-nat.h"
25 #include "target-descriptions.h"
28 #include "gdbthread.h"
31 #include "arm-linux-tdep.h"
32 #include "aarch32-linux-nat.h"
34 #include <elf/common.h>
36 #include "nat/gdb_ptrace.h"
37 #include <sys/utsname.h>
38 #include <sys/procfs.h>
40 #include "nat/linux-ptrace.h"
42 /* Prototypes for supply_gregset etc. */
45 /* Defines ps_err_e, struct ps_prochandle. */
46 #include "gdb_proc_service.h"
48 #ifndef PTRACE_GET_THREAD_AREA
49 #define PTRACE_GET_THREAD_AREA 22
52 #ifndef PTRACE_GETWMMXREGS
53 #define PTRACE_GETWMMXREGS 18
54 #define PTRACE_SETWMMXREGS 19
57 #ifndef PTRACE_GETVFPREGS
58 #define PTRACE_GETVFPREGS 27
59 #define PTRACE_SETVFPREGS 28
62 #ifndef PTRACE_GETHBPREGS
63 #define PTRACE_GETHBPREGS 29
64 #define PTRACE_SETHBPREGS 30
67 extern int arm_apcs_32;
69 /* Get the whole floating point state of the process and store it
73 fetch_fpregs (struct regcache *regcache)
76 gdb_byte fp[ARM_LINUX_SIZEOF_NWFPE];
78 /* Get the thread id for the ptrace call. */
79 tid = ptid_get_lwp (inferior_ptid);
81 /* Read the floating point state. */
82 if (have_ptrace_getregset == TRIBOOL_TRUE)
87 iov.iov_len = ARM_LINUX_SIZEOF_NWFPE;
89 ret = ptrace (PTRACE_GETREGSET, tid, NT_FPREGSET, &iov);
92 ret = ptrace (PT_GETFPREGS, tid, 0, fp);
95 perror_with_name (_("Unable to fetch the floating point registers."));
98 regcache_raw_supply (regcache, ARM_FPS_REGNUM,
99 fp + NWFPE_FPSR_OFFSET);
101 /* Fetch the floating point registers. */
102 for (regno = ARM_F0_REGNUM; regno <= ARM_F7_REGNUM; regno++)
103 supply_nwfpe_register (regcache, regno, fp);
106 /* Save the whole floating point state of the process using
107 the contents from regcache. */
110 store_fpregs (const struct regcache *regcache)
113 gdb_byte fp[ARM_LINUX_SIZEOF_NWFPE];
115 /* Get the thread id for the ptrace call. */
116 tid = ptid_get_lwp (inferior_ptid);
118 /* Read the floating point state. */
119 if (have_ptrace_getregset == TRIBOOL_TRUE)
121 elf_fpregset_t fpregs;
124 iov.iov_base = &fpregs;
125 iov.iov_len = sizeof (fpregs);
127 ret = ptrace (PTRACE_GETREGSET, tid, NT_FPREGSET, &iov);
130 ret = ptrace (PT_GETFPREGS, tid, 0, fp);
133 perror_with_name (_("Unable to fetch the floating point registers."));
136 if (REG_VALID == regcache_register_status (regcache, ARM_FPS_REGNUM))
137 regcache_raw_collect (regcache, ARM_FPS_REGNUM, fp + NWFPE_FPSR_OFFSET);
139 /* Store the floating point registers. */
140 for (regno = ARM_F0_REGNUM; regno <= ARM_F7_REGNUM; regno++)
141 if (REG_VALID == regcache_register_status (regcache, regno))
142 collect_nwfpe_register (regcache, regno, fp);
144 if (have_ptrace_getregset == TRIBOOL_TRUE)
149 iov.iov_len = ARM_LINUX_SIZEOF_NWFPE;
151 ret = ptrace (PTRACE_SETREGSET, tid, NT_FPREGSET, &iov);
154 ret = ptrace (PTRACE_SETFPREGS, tid, 0, fp);
157 perror_with_name (_("Unable to store floating point registers."));
160 /* Fetch all general registers of the process and store into
164 fetch_regs (struct regcache *regcache)
169 /* Get the thread id for the ptrace call. */
170 tid = ptid_get_lwp (inferior_ptid);
172 if (have_ptrace_getregset == TRIBOOL_TRUE)
176 iov.iov_base = ®s;
177 iov.iov_len = sizeof (regs);
179 ret = ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov);
182 ret = ptrace (PTRACE_GETREGS, tid, 0, ®s);
185 perror_with_name (_("Unable to fetch general registers."));
187 aarch32_gp_regcache_supply (regcache, (uint32_t *) regs, arm_apcs_32);
191 store_regs (const struct regcache *regcache)
196 /* Get the thread id for the ptrace call. */
197 tid = ptid_get_lwp (inferior_ptid);
199 /* Fetch the general registers. */
200 if (have_ptrace_getregset == TRIBOOL_TRUE)
204 iov.iov_base = ®s;
205 iov.iov_len = sizeof (regs);
207 ret = ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov);
210 ret = ptrace (PTRACE_GETREGS, tid, 0, ®s);
213 perror_with_name (_("Unable to fetch general registers."));
215 aarch32_gp_regcache_collect (regcache, (uint32_t *) regs, arm_apcs_32);
217 if (have_ptrace_getregset == TRIBOOL_TRUE)
221 iov.iov_base = ®s;
222 iov.iov_len = sizeof (regs);
224 ret = ptrace (PTRACE_SETREGSET, tid, NT_PRSTATUS, &iov);
227 ret = ptrace (PTRACE_SETREGS, tid, 0, ®s);
230 perror_with_name (_("Unable to store general registers."));
233 /* Fetch all WMMX registers of the process and store into
236 #define IWMMXT_REGS_SIZE (16 * 8 + 6 * 4)
239 fetch_wmmx_regs (struct regcache *regcache)
241 char regbuf[IWMMXT_REGS_SIZE];
244 /* Get the thread id for the ptrace call. */
245 tid = ptid_get_lwp (inferior_ptid);
247 ret = ptrace (PTRACE_GETWMMXREGS, tid, 0, regbuf);
249 perror_with_name (_("Unable to fetch WMMX registers."));
251 for (regno = 0; regno < 16; regno++)
252 regcache_raw_supply (regcache, regno + ARM_WR0_REGNUM,
255 for (regno = 0; regno < 2; regno++)
256 regcache_raw_supply (regcache, regno + ARM_WCSSF_REGNUM,
257 ®buf[16 * 8 + regno * 4]);
259 for (regno = 0; regno < 4; regno++)
260 regcache_raw_supply (regcache, regno + ARM_WCGR0_REGNUM,
261 ®buf[16 * 8 + 2 * 4 + regno * 4]);
265 store_wmmx_regs (const struct regcache *regcache)
267 char regbuf[IWMMXT_REGS_SIZE];
270 /* Get the thread id for the ptrace call. */
271 tid = ptid_get_lwp (inferior_ptid);
273 ret = ptrace (PTRACE_GETWMMXREGS, tid, 0, regbuf);
275 perror_with_name (_("Unable to fetch WMMX registers."));
277 for (regno = 0; regno < 16; regno++)
278 if (REG_VALID == regcache_register_status (regcache,
279 regno + ARM_WR0_REGNUM))
280 regcache_raw_collect (regcache, regno + ARM_WR0_REGNUM,
283 for (regno = 0; regno < 2; regno++)
284 if (REG_VALID == regcache_register_status (regcache,
285 regno + ARM_WCSSF_REGNUM))
286 regcache_raw_collect (regcache, regno + ARM_WCSSF_REGNUM,
287 ®buf[16 * 8 + regno * 4]);
289 for (regno = 0; regno < 4; regno++)
290 if (REG_VALID == regcache_register_status (regcache,
291 regno + ARM_WCGR0_REGNUM))
292 regcache_raw_collect (regcache, regno + ARM_WCGR0_REGNUM,
293 ®buf[16 * 8 + 2 * 4 + regno * 4]);
295 ret = ptrace (PTRACE_SETWMMXREGS, tid, 0, regbuf);
298 perror_with_name (_("Unable to store WMMX registers."));
302 fetch_vfp_regs (struct regcache *regcache)
304 gdb_byte regbuf[VFP_REGS_SIZE];
306 struct gdbarch *gdbarch = get_regcache_arch (regcache);
307 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
309 /* Get the thread id for the ptrace call. */
310 tid = ptid_get_lwp (inferior_ptid);
312 if (have_ptrace_getregset == TRIBOOL_TRUE)
316 iov.iov_base = regbuf;
317 iov.iov_len = VFP_REGS_SIZE;
318 ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iov);
321 ret = ptrace (PTRACE_GETVFPREGS, tid, 0, regbuf);
324 perror_with_name (_("Unable to fetch VFP registers."));
326 aarch32_vfp_regcache_supply (regcache, regbuf,
327 tdep->vfp_register_count);
331 store_vfp_regs (const struct regcache *regcache)
333 gdb_byte regbuf[VFP_REGS_SIZE];
335 struct gdbarch *gdbarch = get_regcache_arch (regcache);
336 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
338 /* Get the thread id for the ptrace call. */
339 tid = ptid_get_lwp (inferior_ptid);
341 if (have_ptrace_getregset == TRIBOOL_TRUE)
345 iov.iov_base = regbuf;
346 iov.iov_len = VFP_REGS_SIZE;
347 ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iov);
350 ret = ptrace (PTRACE_GETVFPREGS, tid, 0, regbuf);
353 perror_with_name (_("Unable to fetch VFP registers (for update)."));
355 aarch32_vfp_regcache_collect (regcache, regbuf,
356 tdep->vfp_register_count);
358 if (have_ptrace_getregset == TRIBOOL_TRUE)
362 iov.iov_base = regbuf;
363 iov.iov_len = VFP_REGS_SIZE;
364 ret = ptrace (PTRACE_SETREGSET, tid, NT_ARM_VFP, &iov);
367 ret = ptrace (PTRACE_SETVFPREGS, tid, 0, regbuf);
370 perror_with_name (_("Unable to store VFP registers."));
373 /* Fetch registers from the child process. Fetch all registers if
374 regno == -1, otherwise fetch all general registers or all floating
375 point registers depending upon the value of regno. */
378 arm_linux_fetch_inferior_registers (struct target_ops *ops,
379 struct regcache *regcache, int regno)
381 struct gdbarch *gdbarch = get_regcache_arch (regcache);
382 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
386 fetch_regs (regcache);
387 fetch_fpregs (regcache);
388 if (tdep->have_wmmx_registers)
389 fetch_wmmx_regs (regcache);
390 if (tdep->vfp_register_count > 0)
391 fetch_vfp_regs (regcache);
395 if (regno < ARM_F0_REGNUM || regno == ARM_PS_REGNUM)
396 fetch_regs (regcache);
397 else if (regno >= ARM_F0_REGNUM && regno <= ARM_FPS_REGNUM)
398 fetch_fpregs (regcache);
399 else if (tdep->have_wmmx_registers
400 && regno >= ARM_WR0_REGNUM && regno <= ARM_WCGR7_REGNUM)
401 fetch_wmmx_regs (regcache);
402 else if (tdep->vfp_register_count > 0
403 && regno >= ARM_D0_REGNUM
404 && regno <= ARM_D0_REGNUM + tdep->vfp_register_count)
405 fetch_vfp_regs (regcache);
409 /* Store registers back into the inferior. Store all registers if
410 regno == -1, otherwise store all general registers or all floating
411 point registers depending upon the value of regno. */
414 arm_linux_store_inferior_registers (struct target_ops *ops,
415 struct regcache *regcache, int regno)
417 struct gdbarch *gdbarch = get_regcache_arch (regcache);
418 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
422 store_regs (regcache);
423 store_fpregs (regcache);
424 if (tdep->have_wmmx_registers)
425 store_wmmx_regs (regcache);
426 if (tdep->vfp_register_count > 0)
427 store_vfp_regs (regcache);
431 if (regno < ARM_F0_REGNUM || regno == ARM_PS_REGNUM)
432 store_regs (regcache);
433 else if ((regno >= ARM_F0_REGNUM) && (regno <= ARM_FPS_REGNUM))
434 store_fpregs (regcache);
435 else if (tdep->have_wmmx_registers
436 && regno >= ARM_WR0_REGNUM && regno <= ARM_WCGR7_REGNUM)
437 store_wmmx_regs (regcache);
438 else if (tdep->vfp_register_count > 0
439 && regno >= ARM_D0_REGNUM
440 && regno <= ARM_D0_REGNUM + tdep->vfp_register_count)
441 store_vfp_regs (regcache);
445 /* Wrapper functions for the standard regset handling, used by
449 fill_gregset (const struct regcache *regcache,
450 gdb_gregset_t *gregsetp, int regno)
452 arm_linux_collect_gregset (NULL, regcache, regno, gregsetp, 0);
456 supply_gregset (struct regcache *regcache, const gdb_gregset_t *gregsetp)
458 arm_linux_supply_gregset (NULL, regcache, -1, gregsetp, 0);
462 fill_fpregset (const struct regcache *regcache,
463 gdb_fpregset_t *fpregsetp, int regno)
465 arm_linux_collect_nwfpe (NULL, regcache, regno, fpregsetp, 0);
468 /* Fill GDB's register array with the floating-point register values
472 supply_fpregset (struct regcache *regcache, const gdb_fpregset_t *fpregsetp)
474 arm_linux_supply_nwfpe (NULL, regcache, -1, fpregsetp, 0);
477 /* Fetch the thread-local storage pointer for libthread_db. */
480 ps_get_thread_area (const struct ps_prochandle *ph,
481 lwpid_t lwpid, int idx, void **base)
483 if (ptrace (PTRACE_GET_THREAD_AREA, lwpid, NULL, base) != 0)
486 /* IDX is the bias from the thread pointer to the beginning of the
487 thread descriptor. It has to be subtracted due to implementation
488 quirks in libthread_db. */
489 *base = (void *) ((char *)*base - idx);
494 static const struct target_desc *
495 arm_linux_read_description (struct target_ops *ops)
497 CORE_ADDR arm_hwcap = 0;
499 if (have_ptrace_getregset == TRIBOOL_UNKNOWN)
501 elf_gregset_t gpregs;
503 int tid = ptid_get_lwp (inferior_ptid);
505 iov.iov_base = &gpregs;
506 iov.iov_len = sizeof (gpregs);
508 /* Check if PTRACE_GETREGSET works. */
509 if (ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov) < 0)
510 have_ptrace_getregset = TRIBOOL_FALSE;
512 have_ptrace_getregset = TRIBOOL_TRUE;
515 if (target_auxv_search (ops, AT_HWCAP, &arm_hwcap) != 1)
517 return ops->beneath->to_read_description (ops->beneath);
520 if (arm_hwcap & HWCAP_IWMMXT)
521 return tdesc_arm_with_iwmmxt;
523 if (arm_hwcap & HWCAP_VFP)
527 const struct target_desc * result = NULL;
529 /* NEON implies VFPv3-D32 or no-VFP unit. Say that we only support
530 Neon with VFPv3-D32. */
531 if (arm_hwcap & HWCAP_NEON)
532 result = tdesc_arm_with_neon;
533 else if ((arm_hwcap & (HWCAP_VFPv3 | HWCAP_VFPv3D16)) == HWCAP_VFPv3)
534 result = tdesc_arm_with_vfpv3;
536 result = tdesc_arm_with_vfpv2;
538 /* Now make sure that the kernel supports reading these
539 registers. Support was added in 2.6.30. */
540 pid = ptid_get_lwp (inferior_ptid);
542 buf = (char *) alloca (VFP_REGS_SIZE);
543 if (ptrace (PTRACE_GETVFPREGS, pid, 0, buf) < 0
550 return ops->beneath->to_read_description (ops->beneath);
553 /* Information describing the hardware breakpoint capabilities. */
554 struct arm_linux_hwbp_cap
557 gdb_byte max_wp_length;
562 /* Since we cannot dynamically allocate subfields of arm_linux_process_info,
563 assume a maximum number of supported break-/watchpoints. */
567 /* Get hold of the Hardware Breakpoint information for the target we are
568 attached to. Returns NULL if the kernel doesn't support Hardware
569 breakpoints at all, or a pointer to the information structure. */
570 static const struct arm_linux_hwbp_cap *
571 arm_linux_get_hwbp_cap (void)
573 /* The info structure we return. */
574 static struct arm_linux_hwbp_cap info;
576 /* Is INFO in a good state? -1 means that no attempt has been made to
577 initialize INFO; 0 means an attempt has been made, but it failed; 1
578 means INFO is in an initialized state. */
579 static int available = -1;
586 tid = ptid_get_lwp (inferior_ptid);
587 if (ptrace (PTRACE_GETHBPREGS, tid, 0, &val) < 0)
591 info.arch = (gdb_byte)((val >> 24) & 0xff);
592 info.max_wp_length = (gdb_byte)((val >> 16) & 0xff);
593 info.wp_count = (gdb_byte)((val >> 8) & 0xff);
594 info.bp_count = (gdb_byte)(val & 0xff);
596 if (info.wp_count > MAX_WPTS)
598 warning (_("arm-linux-gdb supports %d hardware watchpoints but target \
599 supports %d"), MAX_WPTS, info.wp_count);
600 info.wp_count = MAX_WPTS;
603 if (info.bp_count > MAX_BPTS)
605 warning (_("arm-linux-gdb supports %d hardware breakpoints but target \
606 supports %d"), MAX_BPTS, info.bp_count);
607 info.bp_count = MAX_BPTS;
609 available = (info.arch != 0);
613 return available == 1 ? &info : NULL;
616 /* How many hardware breakpoints are available? */
618 arm_linux_get_hw_breakpoint_count (void)
620 const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap ();
621 return cap != NULL ? cap->bp_count : 0;
624 /* How many hardware watchpoints are available? */
626 arm_linux_get_hw_watchpoint_count (void)
628 const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap ();
629 return cap != NULL ? cap->wp_count : 0;
632 /* Have we got a free break-/watch-point available for use? Returns -1 if
633 there is not an appropriate resource available, otherwise returns 1. */
635 arm_linux_can_use_hw_breakpoint (struct target_ops *self,
639 if (type == bp_hardware_watchpoint || type == bp_read_watchpoint
640 || type == bp_access_watchpoint || type == bp_watchpoint)
642 int count = arm_linux_get_hw_watchpoint_count ();
646 else if (cnt + ot > count)
649 else if (type == bp_hardware_breakpoint)
651 int count = arm_linux_get_hw_breakpoint_count ();
655 else if (cnt > count)
664 /* Enum describing the different types of ARM hardware break-/watch-points. */
673 /* Type describing an ARM Hardware Breakpoint Control register value. */
674 typedef unsigned int arm_hwbp_control_t;
676 /* Structure used to keep track of hardware break-/watch-points. */
677 struct arm_linux_hw_breakpoint
679 /* Address to break on, or being watched. */
680 unsigned int address;
681 /* Control register for break-/watch- point. */
682 arm_hwbp_control_t control;
685 /* Structure containing arrays of per process hardware break-/watchpoints
686 for caching address and control information.
688 The Linux ptrace interface to hardware break-/watch-points presents the
689 values in a vector centred around 0 (which is used fo generic information).
690 Positive indicies refer to breakpoint addresses/control registers, negative
691 indices to watchpoint addresses/control registers.
693 The Linux vector is indexed as follows:
694 -((i << 1) + 2): Control register for watchpoint i.
695 -((i << 1) + 1): Address register for watchpoint i.
696 0: Information register.
697 ((i << 1) + 1): Address register for breakpoint i.
698 ((i << 1) + 2): Control register for breakpoint i.
700 This structure is used as a per-thread cache of the state stored by the
701 kernel, so that we don't need to keep calling into the kernel to find a
704 We treat break-/watch-points with their enable bit clear as being deleted.
706 struct arm_linux_debug_reg_state
708 /* Hardware breakpoints for this process. */
709 struct arm_linux_hw_breakpoint bpts[MAX_BPTS];
710 /* Hardware watchpoints for this process. */
711 struct arm_linux_hw_breakpoint wpts[MAX_WPTS];
714 /* Per-process arch-specific data we want to keep. */
715 struct arm_linux_process_info
718 struct arm_linux_process_info *next;
719 /* The process identifier. */
721 /* Hardware break-/watchpoints state information. */
722 struct arm_linux_debug_reg_state state;
726 /* Per-thread arch-specific data we want to keep. */
729 /* Non-zero if our copy differs from what's recorded in the thread. */
730 char bpts_changed[MAX_BPTS];
731 char wpts_changed[MAX_WPTS];
734 static struct arm_linux_process_info *arm_linux_process_list = NULL;
736 /* Find process data for process PID. */
738 static struct arm_linux_process_info *
739 arm_linux_find_process_pid (pid_t pid)
741 struct arm_linux_process_info *proc;
743 for (proc = arm_linux_process_list; proc; proc = proc->next)
744 if (proc->pid == pid)
750 /* Add process data for process PID. Returns newly allocated info
753 static struct arm_linux_process_info *
754 arm_linux_add_process (pid_t pid)
756 struct arm_linux_process_info *proc;
758 proc = XCNEW (struct arm_linux_process_info);
761 proc->next = arm_linux_process_list;
762 arm_linux_process_list = proc;
767 /* Get data specific info for process PID, creating it if necessary.
768 Never returns NULL. */
770 static struct arm_linux_process_info *
771 arm_linux_process_info_get (pid_t pid)
773 struct arm_linux_process_info *proc;
775 proc = arm_linux_find_process_pid (pid);
777 proc = arm_linux_add_process (pid);
782 /* Called whenever GDB is no longer debugging process PID. It deletes
783 data structures that keep track of debug register state. */
786 arm_linux_forget_process (pid_t pid)
788 struct arm_linux_process_info *proc, **proc_link;
790 proc = arm_linux_process_list;
791 proc_link = &arm_linux_process_list;
795 if (proc->pid == pid)
797 *proc_link = proc->next;
803 proc_link = &proc->next;
808 /* Get hardware break-/watchpoint state for process PID. */
810 static struct arm_linux_debug_reg_state *
811 arm_linux_get_debug_reg_state (pid_t pid)
813 return &arm_linux_process_info_get (pid)->state;
816 /* Initialize an ARM hardware break-/watch-point control register value.
817 BYTE_ADDRESS_SELECT is the mask of bytes to trigger on; HWBP_TYPE is the
818 type of break-/watch-point; ENABLE indicates whether the point is enabled.
820 static arm_hwbp_control_t
821 arm_hwbp_control_initialize (unsigned byte_address_select,
822 arm_hwbp_type hwbp_type,
825 gdb_assert ((byte_address_select & ~0xffU) == 0);
826 gdb_assert (hwbp_type != arm_hwbp_break
827 || ((byte_address_select & 0xfU) != 0));
829 return (byte_address_select << 5) | (hwbp_type << 3) | (3 << 1) | enable;
832 /* Does the breakpoint control value CONTROL have the enable bit set? */
834 arm_hwbp_control_is_enabled (arm_hwbp_control_t control)
836 return control & 0x1;
839 /* Change a breakpoint control word so that it is in the disabled state. */
840 static arm_hwbp_control_t
841 arm_hwbp_control_disable (arm_hwbp_control_t control)
843 return control & ~0x1;
846 /* Initialise the hardware breakpoint structure P. The breakpoint will be
847 enabled, and will point to the placed address of BP_TGT. */
849 arm_linux_hw_breakpoint_initialize (struct gdbarch *gdbarch,
850 struct bp_target_info *bp_tgt,
851 struct arm_linux_hw_breakpoint *p)
854 CORE_ADDR address = bp_tgt->placed_address = bp_tgt->reqstd_address;
856 /* We have to create a mask for the control register which says which bits
857 of the word pointed to by address to break on. */
858 if (arm_pc_is_thumb (gdbarch, address))
869 p->address = (unsigned int) address;
870 p->control = arm_hwbp_control_initialize (mask, arm_hwbp_break, 1);
873 /* Get the ARM hardware breakpoint type from the TYPE value we're
874 given when asked to set a watchpoint. */
876 arm_linux_get_hwbp_type (enum target_hw_bp_type type)
879 return arm_hwbp_load;
880 else if (type == hw_write)
881 return arm_hwbp_store;
883 return arm_hwbp_access;
886 /* Initialize the hardware breakpoint structure P for a watchpoint at ADDR
887 to LEN. The type of watchpoint is given in RW. */
889 arm_linux_hw_watchpoint_initialize (CORE_ADDR addr, int len,
890 enum target_hw_bp_type type,
891 struct arm_linux_hw_breakpoint *p)
893 const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap ();
896 gdb_assert (cap != NULL);
897 gdb_assert (cap->max_wp_length != 0);
899 mask = (1 << len) - 1;
901 p->address = (unsigned int) addr;
902 p->control = arm_hwbp_control_initialize (mask,
903 arm_linux_get_hwbp_type (type), 1);
906 /* Are two break-/watch-points equal? */
908 arm_linux_hw_breakpoint_equal (const struct arm_linux_hw_breakpoint *p1,
909 const struct arm_linux_hw_breakpoint *p2)
911 return p1->address == p2->address && p1->control == p2->control;
914 /* Callback to mark a watch-/breakpoint to be updated in all threads of
915 the current process. */
917 struct update_registers_data
924 update_registers_callback (struct lwp_info *lwp, void *arg)
926 struct update_registers_data *data = (struct update_registers_data *) arg;
928 if (lwp->arch_private == NULL)
929 lwp->arch_private = XCNEW (struct arch_lwp_info);
931 /* The actual update is done later just before resuming the lwp,
932 we just mark that the registers need updating. */
934 lwp->arch_private->wpts_changed[data->index] = 1;
936 lwp->arch_private->bpts_changed[data->index] = 1;
938 /* If the lwp isn't stopped, force it to momentarily pause, so
939 we can update its breakpoint registers. */
941 linux_stop_lwp (lwp);
946 /* Insert the hardware breakpoint (WATCHPOINT = 0) or watchpoint (WATCHPOINT
947 =1) BPT for thread TID. */
949 arm_linux_insert_hw_breakpoint1 (const struct arm_linux_hw_breakpoint* bpt,
955 struct arm_linux_hw_breakpoint* bpts;
956 struct update_registers_data data;
958 pid = ptid_get_pid (inferior_ptid);
959 pid_ptid = pid_to_ptid (pid);
963 count = arm_linux_get_hw_watchpoint_count ();
964 bpts = arm_linux_get_debug_reg_state (pid)->wpts;
968 count = arm_linux_get_hw_breakpoint_count ();
969 bpts = arm_linux_get_debug_reg_state (pid)->bpts;
972 for (i = 0; i < count; ++i)
973 if (!arm_hwbp_control_is_enabled (bpts[i].control))
975 data.watch = watchpoint;
978 iterate_over_lwps (pid_ptid, update_registers_callback, &data);
982 gdb_assert (i != count);
985 /* Remove the hardware breakpoint (WATCHPOINT = 0) or watchpoint
986 (WATCHPOINT = 1) BPT for thread TID. */
988 arm_linux_remove_hw_breakpoint1 (const struct arm_linux_hw_breakpoint *bpt,
994 struct arm_linux_hw_breakpoint* bpts;
995 struct update_registers_data data;
997 pid = ptid_get_pid (inferior_ptid);
998 pid_ptid = pid_to_ptid (pid);
1002 count = arm_linux_get_hw_watchpoint_count ();
1003 bpts = arm_linux_get_debug_reg_state (pid)->wpts;
1007 count = arm_linux_get_hw_breakpoint_count ();
1008 bpts = arm_linux_get_debug_reg_state (pid)->bpts;
1011 for (i = 0; i < count; ++i)
1012 if (arm_linux_hw_breakpoint_equal (bpt, bpts + i))
1014 data.watch = watchpoint;
1016 bpts[i].control = arm_hwbp_control_disable (bpts[i].control);
1017 iterate_over_lwps (pid_ptid, update_registers_callback, &data);
1021 gdb_assert (i != count);
1024 /* Insert a Hardware breakpoint. */
1026 arm_linux_insert_hw_breakpoint (struct target_ops *self,
1027 struct gdbarch *gdbarch,
1028 struct bp_target_info *bp_tgt)
1030 struct lwp_info *lp;
1031 struct arm_linux_hw_breakpoint p;
1033 if (arm_linux_get_hw_breakpoint_count () == 0)
1036 arm_linux_hw_breakpoint_initialize (gdbarch, bp_tgt, &p);
1038 arm_linux_insert_hw_breakpoint1 (&p, 0);
1043 /* Remove a hardware breakpoint. */
1045 arm_linux_remove_hw_breakpoint (struct target_ops *self,
1046 struct gdbarch *gdbarch,
1047 struct bp_target_info *bp_tgt)
1049 struct lwp_info *lp;
1050 struct arm_linux_hw_breakpoint p;
1052 if (arm_linux_get_hw_breakpoint_count () == 0)
1055 arm_linux_hw_breakpoint_initialize (gdbarch, bp_tgt, &p);
1057 arm_linux_remove_hw_breakpoint1 (&p, 0);
1062 /* Are we able to use a hardware watchpoint for the LEN bytes starting at
1065 arm_linux_region_ok_for_hw_watchpoint (struct target_ops *self,
1066 CORE_ADDR addr, int len)
1068 const struct arm_linux_hwbp_cap *cap = arm_linux_get_hwbp_cap ();
1069 CORE_ADDR max_wp_length, aligned_addr;
1071 /* Can not set watchpoints for zero or negative lengths. */
1075 /* Need to be able to use the ptrace interface. */
1076 if (cap == NULL || cap->wp_count == 0)
1079 /* Test that the range [ADDR, ADDR + LEN) fits into the largest address
1080 range covered by a watchpoint. */
1081 max_wp_length = (CORE_ADDR)cap->max_wp_length;
1082 aligned_addr = addr & ~(max_wp_length - 1);
1084 if (aligned_addr + max_wp_length < addr + len)
1087 /* The current ptrace interface can only handle watchpoints that are a
1089 if ((len & (len - 1)) != 0)
1092 /* All tests passed so we must be able to set a watchpoint. */
1096 /* Insert a Hardware breakpoint. */
1098 arm_linux_insert_watchpoint (struct target_ops *self,
1099 CORE_ADDR addr, int len,
1100 enum target_hw_bp_type rw,
1101 struct expression *cond)
1103 struct lwp_info *lp;
1104 struct arm_linux_hw_breakpoint p;
1106 if (arm_linux_get_hw_watchpoint_count () == 0)
1109 arm_linux_hw_watchpoint_initialize (addr, len, rw, &p);
1111 arm_linux_insert_hw_breakpoint1 (&p, 1);
1116 /* Remove a hardware breakpoint. */
1118 arm_linux_remove_watchpoint (struct target_ops *self, CORE_ADDR addr,
1119 int len, enum target_hw_bp_type rw,
1120 struct expression *cond)
1122 struct lwp_info *lp;
1123 struct arm_linux_hw_breakpoint p;
1125 if (arm_linux_get_hw_watchpoint_count () == 0)
1128 arm_linux_hw_watchpoint_initialize (addr, len, rw, &p);
1130 arm_linux_remove_hw_breakpoint1 (&p, 1);
1135 /* What was the data address the target was stopped on accessing. */
1137 arm_linux_stopped_data_address (struct target_ops *target, CORE_ADDR *addr_p)
1142 if (!linux_nat_get_siginfo (inferior_ptid, &siginfo))
1145 /* This must be a hardware breakpoint. */
1146 if (siginfo.si_signo != SIGTRAP
1147 || (siginfo.si_code & 0xffff) != 0x0004 /* TRAP_HWBKPT */)
1150 /* We must be able to set hardware watchpoints. */
1151 if (arm_linux_get_hw_watchpoint_count () == 0)
1154 slot = siginfo.si_errno;
1156 /* If we are in a positive slot then we're looking at a breakpoint and not
1161 *addr_p = (CORE_ADDR) (uintptr_t) siginfo.si_addr;
1165 /* Has the target been stopped by hitting a watchpoint? */
1167 arm_linux_stopped_by_watchpoint (struct target_ops *ops)
1170 return arm_linux_stopped_data_address (ops, &addr);
1174 arm_linux_watchpoint_addr_within_range (struct target_ops *target,
1176 CORE_ADDR start, int length)
1178 return start <= addr && start + length - 1 >= addr;
1181 /* Handle thread creation. We need to copy the breakpoints and watchpoints
1182 in the parent thread to the child thread. */
1184 arm_linux_new_thread (struct lwp_info *lp)
1187 struct arch_lwp_info *info = XCNEW (struct arch_lwp_info);
1189 /* Mark that all the hardware breakpoint/watchpoint register pairs
1190 for this thread need to be initialized. */
1192 for (i = 0; i < MAX_BPTS; i++)
1194 info->bpts_changed[i] = 1;
1195 info->wpts_changed[i] = 1;
1198 lp->arch_private = info;
1201 /* Called when resuming a thread.
1202 The hardware debug registers are updated when there is any change. */
1205 arm_linux_prepare_to_resume (struct lwp_info *lwp)
1208 struct arm_linux_hw_breakpoint *bpts, *wpts;
1209 struct arch_lwp_info *arm_lwp_info = lwp->arch_private;
1211 pid = ptid_get_lwp (lwp->ptid);
1212 bpts = arm_linux_get_debug_reg_state (ptid_get_pid (lwp->ptid))->bpts;
1213 wpts = arm_linux_get_debug_reg_state (ptid_get_pid (lwp->ptid))->wpts;
1215 /* NULL means this is the main thread still going through the shell,
1216 or, no watchpoint has been set yet. In that case, there's
1218 if (arm_lwp_info == NULL)
1221 for (i = 0; i < arm_linux_get_hw_breakpoint_count (); i++)
1222 if (arm_lwp_info->bpts_changed[i])
1225 if (arm_hwbp_control_is_enabled (bpts[i].control))
1226 if (ptrace (PTRACE_SETHBPREGS, pid,
1227 (PTRACE_TYPE_ARG3) ((i << 1) + 1), &bpts[i].address) < 0)
1228 perror_with_name (_("Unexpected error setting breakpoint"));
1230 if (bpts[i].control != 0)
1231 if (ptrace (PTRACE_SETHBPREGS, pid,
1232 (PTRACE_TYPE_ARG3) ((i << 1) + 2), &bpts[i].control) < 0)
1233 perror_with_name (_("Unexpected error setting breakpoint"));
1235 arm_lwp_info->bpts_changed[i] = 0;
1238 for (i = 0; i < arm_linux_get_hw_watchpoint_count (); i++)
1239 if (arm_lwp_info->wpts_changed[i])
1242 if (arm_hwbp_control_is_enabled (wpts[i].control))
1243 if (ptrace (PTRACE_SETHBPREGS, pid,
1244 (PTRACE_TYPE_ARG3) -((i << 1) + 1), &wpts[i].address) < 0)
1245 perror_with_name (_("Unexpected error setting watchpoint"));
1247 if (wpts[i].control != 0)
1248 if (ptrace (PTRACE_SETHBPREGS, pid,
1249 (PTRACE_TYPE_ARG3) -((i << 1) + 2), &wpts[i].control) < 0)
1250 perror_with_name (_("Unexpected error setting watchpoint"));
1252 arm_lwp_info->wpts_changed[i] = 0;
1256 /* linux_nat_new_fork hook. */
1259 arm_linux_new_fork (struct lwp_info *parent, pid_t child_pid)
1262 struct arm_linux_debug_reg_state *parent_state;
1263 struct arm_linux_debug_reg_state *child_state;
1265 /* NULL means no watchpoint has ever been set in the parent. In
1266 that case, there's nothing to do. */
1267 if (parent->arch_private == NULL)
1270 /* GDB core assumes the child inherits the watchpoints/hw
1271 breakpoints of the parent, and will remove them all from the
1272 forked off process. Copy the debug registers mirrors into the
1273 new process so that all breakpoints and watchpoints can be
1274 removed together. */
1276 parent_pid = ptid_get_pid (parent->ptid);
1277 parent_state = arm_linux_get_debug_reg_state (parent_pid);
1278 child_state = arm_linux_get_debug_reg_state (child_pid);
1279 *child_state = *parent_state;
1282 void _initialize_arm_linux_nat (void);
1285 _initialize_arm_linux_nat (void)
1287 struct target_ops *t;
1289 /* Fill in the generic GNU/Linux methods. */
1290 t = linux_target ();
1292 /* Add our register access methods. */
1293 t->to_fetch_registers = arm_linux_fetch_inferior_registers;
1294 t->to_store_registers = arm_linux_store_inferior_registers;
1296 /* Add our hardware breakpoint and watchpoint implementation. */
1297 t->to_can_use_hw_breakpoint = arm_linux_can_use_hw_breakpoint;
1298 t->to_insert_hw_breakpoint = arm_linux_insert_hw_breakpoint;
1299 t->to_remove_hw_breakpoint = arm_linux_remove_hw_breakpoint;
1300 t->to_region_ok_for_hw_watchpoint = arm_linux_region_ok_for_hw_watchpoint;
1301 t->to_insert_watchpoint = arm_linux_insert_watchpoint;
1302 t->to_remove_watchpoint = arm_linux_remove_watchpoint;
1303 t->to_stopped_by_watchpoint = arm_linux_stopped_by_watchpoint;
1304 t->to_stopped_data_address = arm_linux_stopped_data_address;
1305 t->to_watchpoint_addr_within_range = arm_linux_watchpoint_addr_within_range;
1307 t->to_read_description = arm_linux_read_description;
1309 /* Register the target. */
1310 linux_nat_add_target (t);
1312 /* Handle thread creation and exit. */
1313 linux_nat_set_new_thread (t, arm_linux_new_thread);
1314 linux_nat_set_prepare_to_resume (t, arm_linux_prepare_to_resume);
1316 /* Handle process creation and exit. */
1317 linux_nat_set_new_fork (t, arm_linux_new_fork);
1318 linux_nat_set_forget_process (t, arm_linux_forget_process);