1 /* Target-dependent code for the ALPHA architecture, for GDB, the GNU Debugger.
3 Copyright (C) 1993-2019 Free Software Foundation, Inc.
5 This file is part of GDB.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
22 #include "frame-unwind.h"
23 #include "frame-base.h"
24 #include "dwarf2-frame.h"
35 #include "reggroups.h"
36 #include "arch-utils.h"
40 #include "trad-frame.h"
44 #include "alpha-tdep.h"
47 /* Instruction decoding. The notations for registers, immediates and
48 opcodes are the same as the one used in Compaq's Alpha architecture
51 #define INSN_OPCODE(insn) ((insn & 0xfc000000) >> 26)
53 /* Memory instruction format */
54 #define MEM_RA(insn) ((insn & 0x03e00000) >> 21)
55 #define MEM_RB(insn) ((insn & 0x001f0000) >> 16)
56 #define MEM_DISP(insn) \
57 (((insn & 0x8000) == 0) ? (insn & 0xffff) : -((-insn) & 0xffff))
59 static const int lda_opcode = 0x08;
60 static const int stq_opcode = 0x2d;
62 /* Branch instruction format */
63 #define BR_RA(insn) MEM_RA(insn)
65 static const int br_opcode = 0x30;
66 static const int bne_opcode = 0x3d;
68 /* Operate instruction format */
69 #define OPR_FUNCTION(insn) ((insn & 0xfe0) >> 5)
70 #define OPR_HAS_IMMEDIATE(insn) ((insn & 0x1000) == 0x1000)
71 #define OPR_RA(insn) MEM_RA(insn)
72 #define OPR_RC(insn) ((insn & 0x1f))
73 #define OPR_LIT(insn) ((insn & 0x1fe000) >> 13)
75 static const int subq_opcode = 0x10;
76 static const int subq_function = 0x29;
79 /* Return the name of the REGNO register.
81 An empty name corresponds to a register number that used to
82 be used for a virtual register. That virtual register has
83 been removed, but the index is still reserved to maintain
84 compatibility with existing remote alpha targets. */
87 alpha_register_name (struct gdbarch *gdbarch, int regno)
89 static const char * const register_names[] =
91 "v0", "t0", "t1", "t2", "t3", "t4", "t5", "t6",
92 "t7", "s0", "s1", "s2", "s3", "s4", "s5", "fp",
93 "a0", "a1", "a2", "a3", "a4", "a5", "t8", "t9",
94 "t10", "t11", "ra", "t12", "at", "gp", "sp", "zero",
95 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
96 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
97 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
98 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "fpcr",
104 if (regno >= ARRAY_SIZE(register_names))
106 return register_names[regno];
110 alpha_cannot_fetch_register (struct gdbarch *gdbarch, int regno)
112 return (strlen (alpha_register_name (gdbarch, regno)) == 0);
116 alpha_cannot_store_register (struct gdbarch *gdbarch, int regno)
118 return (regno == ALPHA_ZERO_REGNUM
119 || strlen (alpha_register_name (gdbarch, regno)) == 0);
123 alpha_register_type (struct gdbarch *gdbarch, int regno)
125 if (regno == ALPHA_SP_REGNUM || regno == ALPHA_GP_REGNUM)
126 return builtin_type (gdbarch)->builtin_data_ptr;
127 if (regno == ALPHA_PC_REGNUM)
128 return builtin_type (gdbarch)->builtin_func_ptr;
130 /* Don't need to worry about little vs big endian until
131 some jerk tries to port to alpha-unicosmk. */
132 if (regno >= ALPHA_FP0_REGNUM && regno < ALPHA_FP0_REGNUM + 31)
133 return builtin_type (gdbarch)->builtin_double;
135 return builtin_type (gdbarch)->builtin_int64;
138 /* Is REGNUM a member of REGGROUP? */
141 alpha_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
142 struct reggroup *group)
144 /* Filter out any registers eliminated, but whose regnum is
145 reserved for backward compatibility, e.g. the vfp. */
146 if (gdbarch_register_name (gdbarch, regnum) == NULL
147 || *gdbarch_register_name (gdbarch, regnum) == '\0')
150 if (group == all_reggroup)
153 /* Zero should not be saved or restored. Technically it is a general
154 register (just as $f31 would be a float if we represented it), but
155 there's no point displaying it during "info regs", so leave it out
156 of all groups except for "all". */
157 if (regnum == ALPHA_ZERO_REGNUM)
160 /* All other registers are saved and restored. */
161 if (group == save_reggroup || group == restore_reggroup)
164 /* All other groups are non-overlapping. */
166 /* Since this is really a PALcode memory slot... */
167 if (regnum == ALPHA_UNIQUE_REGNUM)
168 return group == system_reggroup;
170 /* Force the FPCR to be considered part of the floating point state. */
171 if (regnum == ALPHA_FPCR_REGNUM)
172 return group == float_reggroup;
174 if (regnum >= ALPHA_FP0_REGNUM && regnum < ALPHA_FP0_REGNUM + 31)
175 return group == float_reggroup;
177 return group == general_reggroup;
180 /* The following represents exactly the conversion performed by
181 the LDS instruction. This applies to both single-precision
182 floating point and 32-bit integers. */
185 alpha_lds (struct gdbarch *gdbarch, void *out, const void *in)
187 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
189 = extract_unsigned_integer ((const gdb_byte *) in, 4, byte_order);
190 ULONGEST frac = (mem >> 0) & 0x7fffff;
191 ULONGEST sign = (mem >> 31) & 1;
192 ULONGEST exp_msb = (mem >> 30) & 1;
193 ULONGEST exp_low = (mem >> 23) & 0x7f;
196 exp = (exp_msb << 10) | exp_low;
208 reg = (sign << 63) | (exp << 52) | (frac << 29);
209 store_unsigned_integer ((gdb_byte *) out, 8, byte_order, reg);
212 /* Similarly, this represents exactly the conversion performed by
213 the STS instruction. */
216 alpha_sts (struct gdbarch *gdbarch, void *out, const void *in)
218 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
221 reg = extract_unsigned_integer ((const gdb_byte *) in, 8, byte_order);
222 mem = ((reg >> 32) & 0xc0000000) | ((reg >> 29) & 0x3fffffff);
223 store_unsigned_integer ((gdb_byte *) out, 4, byte_order, mem);
226 /* The alpha needs a conversion between register and memory format if the
227 register is a floating point register and memory format is float, as the
228 register format must be double or memory format is an integer with 4
229 bytes, as the representation of integers in floating point
230 registers is different. */
233 alpha_convert_register_p (struct gdbarch *gdbarch, int regno,
236 return (regno >= ALPHA_FP0_REGNUM && regno < ALPHA_FP0_REGNUM + 31
237 && TYPE_LENGTH (type) == 4);
241 alpha_register_to_value (struct frame_info *frame, int regnum,
242 struct type *valtype, gdb_byte *out,
243 int *optimizedp, int *unavailablep)
245 struct gdbarch *gdbarch = get_frame_arch (frame);
246 struct value *value = get_frame_register_value (frame, regnum);
248 gdb_assert (value != NULL);
249 *optimizedp = value_optimized_out (value);
250 *unavailablep = !value_entirely_available (value);
252 if (*optimizedp || *unavailablep)
254 release_value (value);
258 /* Convert to VALTYPE. */
260 gdb_assert (TYPE_LENGTH (valtype) == 4);
261 alpha_sts (gdbarch, out, value_contents_all (value));
263 release_value (value);
268 alpha_value_to_register (struct frame_info *frame, int regnum,
269 struct type *valtype, const gdb_byte *in)
271 gdb_byte out[ALPHA_REGISTER_SIZE];
273 gdb_assert (TYPE_LENGTH (valtype) == 4);
274 gdb_assert (register_size (get_frame_arch (frame), regnum)
275 <= ALPHA_REGISTER_SIZE);
276 alpha_lds (get_frame_arch (frame), out, in);
278 put_frame_register (frame, regnum, out);
282 /* The alpha passes the first six arguments in the registers, the rest on
283 the stack. The register arguments are stored in ARG_REG_BUFFER, and
284 then moved into the register file; this simplifies the passing of a
285 large struct which extends from the registers to the stack, plus avoids
286 three ptrace invocations per word.
288 We don't bother tracking which register values should go in integer
289 regs or fp regs; we load the same values into both.
291 If the called function is returning a structure, the address of the
292 structure to be returned is passed as a hidden first argument. */
295 alpha_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
296 struct regcache *regcache, CORE_ADDR bp_addr,
297 int nargs, struct value **args, CORE_ADDR sp,
298 function_call_return_method return_method,
299 CORE_ADDR struct_addr)
301 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
303 int accumulate_size = (return_method == return_method_struct) ? 8 : 0;
306 const gdb_byte *contents;
310 struct alpha_arg *alpha_args = XALLOCAVEC (struct alpha_arg, nargs);
311 struct alpha_arg *m_arg;
312 gdb_byte arg_reg_buffer[ALPHA_REGISTER_SIZE * ALPHA_NUM_ARG_REGS];
313 int required_arg_regs;
314 CORE_ADDR func_addr = find_function_addr (function, NULL);
316 /* The ABI places the address of the called function in T12. */
317 regcache_cooked_write_signed (regcache, ALPHA_T12_REGNUM, func_addr);
319 /* Set the return address register to point to the entry point
320 of the program, where a breakpoint lies in wait. */
321 regcache_cooked_write_signed (regcache, ALPHA_RA_REGNUM, bp_addr);
323 /* Lay out the arguments in memory. */
324 for (i = 0, m_arg = alpha_args; i < nargs; i++, m_arg++)
326 struct value *arg = args[i];
327 struct type *arg_type = check_typedef (value_type (arg));
329 /* Cast argument to long if necessary as the compiler does it too. */
330 switch (TYPE_CODE (arg_type))
335 case TYPE_CODE_RANGE:
337 if (TYPE_LENGTH (arg_type) == 4)
339 /* 32-bit values must be sign-extended to 64 bits
340 even if the base data type is unsigned. */
341 arg_type = builtin_type (gdbarch)->builtin_int32;
342 arg = value_cast (arg_type, arg);
344 if (TYPE_LENGTH (arg_type) < ALPHA_REGISTER_SIZE)
346 arg_type = builtin_type (gdbarch)->builtin_int64;
347 arg = value_cast (arg_type, arg);
352 /* "float" arguments loaded in registers must be passed in
353 register format, aka "double". */
354 if (accumulate_size < sizeof (arg_reg_buffer)
355 && TYPE_LENGTH (arg_type) == 4)
357 arg_type = builtin_type (gdbarch)->builtin_double;
358 arg = value_cast (arg_type, arg);
360 /* Tru64 5.1 has a 128-bit long double, and passes this by
361 invisible reference. No one else uses this data type. */
362 else if (TYPE_LENGTH (arg_type) == 16)
364 /* Allocate aligned storage. */
365 sp = (sp & -16) - 16;
367 /* Write the real data into the stack. */
368 write_memory (sp, value_contents (arg), 16);
370 /* Construct the indirection. */
371 arg_type = lookup_pointer_type (arg_type);
372 arg = value_from_pointer (arg_type, sp);
376 case TYPE_CODE_COMPLEX:
377 /* ??? The ABI says that complex values are passed as two
378 separate scalar values. This distinction only matters
379 for complex float. However, GCC does not implement this. */
381 /* Tru64 5.1 has a 128-bit long double, and passes this by
382 invisible reference. */
383 if (TYPE_LENGTH (arg_type) == 32)
385 /* Allocate aligned storage. */
386 sp = (sp & -16) - 16;
388 /* Write the real data into the stack. */
389 write_memory (sp, value_contents (arg), 32);
391 /* Construct the indirection. */
392 arg_type = lookup_pointer_type (arg_type);
393 arg = value_from_pointer (arg_type, sp);
400 m_arg->len = TYPE_LENGTH (arg_type);
401 m_arg->offset = accumulate_size;
402 accumulate_size = (accumulate_size + m_arg->len + 7) & ~7;
403 m_arg->contents = value_contents (arg);
406 /* Determine required argument register loads, loading an argument register
407 is expensive as it uses three ptrace calls. */
408 required_arg_regs = accumulate_size / 8;
409 if (required_arg_regs > ALPHA_NUM_ARG_REGS)
410 required_arg_regs = ALPHA_NUM_ARG_REGS;
412 /* Make room for the arguments on the stack. */
413 if (accumulate_size < sizeof(arg_reg_buffer))
416 accumulate_size -= sizeof(arg_reg_buffer);
417 sp -= accumulate_size;
419 /* Keep sp aligned to a multiple of 16 as the ABI requires. */
422 /* `Push' arguments on the stack. */
423 for (i = nargs; m_arg--, --i >= 0;)
425 const gdb_byte *contents = m_arg->contents;
426 int offset = m_arg->offset;
427 int len = m_arg->len;
429 /* Copy the bytes destined for registers into arg_reg_buffer. */
430 if (offset < sizeof(arg_reg_buffer))
432 if (offset + len <= sizeof(arg_reg_buffer))
434 memcpy (arg_reg_buffer + offset, contents, len);
439 int tlen = sizeof(arg_reg_buffer) - offset;
440 memcpy (arg_reg_buffer + offset, contents, tlen);
447 /* Everything else goes to the stack. */
448 write_memory (sp + offset - sizeof(arg_reg_buffer), contents, len);
450 if (return_method == return_method_struct)
451 store_unsigned_integer (arg_reg_buffer, ALPHA_REGISTER_SIZE,
452 byte_order, struct_addr);
454 /* Load the argument registers. */
455 for (i = 0; i < required_arg_regs; i++)
457 regcache->cooked_write (ALPHA_A0_REGNUM + i,
458 arg_reg_buffer + i * ALPHA_REGISTER_SIZE);
459 regcache->cooked_write (ALPHA_FPA0_REGNUM + i,
460 arg_reg_buffer + i * ALPHA_REGISTER_SIZE);
463 /* Finally, update the stack pointer. */
464 regcache_cooked_write_signed (regcache, ALPHA_SP_REGNUM, sp);
469 /* Extract from REGCACHE the value about to be returned from a function
470 and copy it into VALBUF. */
473 alpha_extract_return_value (struct type *valtype, struct regcache *regcache,
476 struct gdbarch *gdbarch = regcache->arch ();
477 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
478 gdb_byte raw_buffer[ALPHA_REGISTER_SIZE];
481 switch (TYPE_CODE (valtype))
484 switch (TYPE_LENGTH (valtype))
487 regcache->cooked_read (ALPHA_FP0_REGNUM, raw_buffer);
488 alpha_sts (gdbarch, valbuf, raw_buffer);
492 regcache->cooked_read (ALPHA_FP0_REGNUM, valbuf);
496 regcache_cooked_read_unsigned (regcache, ALPHA_V0_REGNUM, &l);
497 read_memory (l, valbuf, 16);
501 internal_error (__FILE__, __LINE__,
502 _("unknown floating point width"));
506 case TYPE_CODE_COMPLEX:
507 switch (TYPE_LENGTH (valtype))
510 /* ??? This isn't correct wrt the ABI, but it's what GCC does. */
511 regcache->cooked_read (ALPHA_FP0_REGNUM, valbuf);
515 regcache->cooked_read (ALPHA_FP0_REGNUM, valbuf);
516 regcache->cooked_read (ALPHA_FP0_REGNUM + 1, valbuf + 8);
520 regcache_cooked_read_unsigned (regcache, ALPHA_V0_REGNUM, &l);
521 read_memory (l, valbuf, 32);
525 internal_error (__FILE__, __LINE__,
526 _("unknown floating point width"));
531 /* Assume everything else degenerates to an integer. */
532 regcache_cooked_read_unsigned (regcache, ALPHA_V0_REGNUM, &l);
533 store_unsigned_integer (valbuf, TYPE_LENGTH (valtype), byte_order, l);
538 /* Insert the given value into REGCACHE as if it was being
539 returned by a function. */
542 alpha_store_return_value (struct type *valtype, struct regcache *regcache,
543 const gdb_byte *valbuf)
545 struct gdbarch *gdbarch = regcache->arch ();
546 gdb_byte raw_buffer[ALPHA_REGISTER_SIZE];
549 switch (TYPE_CODE (valtype))
552 switch (TYPE_LENGTH (valtype))
555 alpha_lds (gdbarch, raw_buffer, valbuf);
556 regcache->cooked_write (ALPHA_FP0_REGNUM, raw_buffer);
560 regcache->cooked_write (ALPHA_FP0_REGNUM, valbuf);
564 /* FIXME: 128-bit long doubles are returned like structures:
565 by writing into indirect storage provided by the caller
566 as the first argument. */
567 error (_("Cannot set a 128-bit long double return value."));
570 internal_error (__FILE__, __LINE__,
571 _("unknown floating point width"));
575 case TYPE_CODE_COMPLEX:
576 switch (TYPE_LENGTH (valtype))
579 /* ??? This isn't correct wrt the ABI, but it's what GCC does. */
580 regcache->cooked_write (ALPHA_FP0_REGNUM, valbuf);
584 regcache->cooked_write (ALPHA_FP0_REGNUM, valbuf);
585 regcache->cooked_write (ALPHA_FP0_REGNUM + 1, valbuf + 8);
589 /* FIXME: 128-bit long doubles are returned like structures:
590 by writing into indirect storage provided by the caller
591 as the first argument. */
592 error (_("Cannot set a 128-bit long double return value."));
595 internal_error (__FILE__, __LINE__,
596 _("unknown floating point width"));
601 /* Assume everything else degenerates to an integer. */
602 /* 32-bit values must be sign-extended to 64 bits
603 even if the base data type is unsigned. */
604 if (TYPE_LENGTH (valtype) == 4)
605 valtype = builtin_type (gdbarch)->builtin_int32;
606 l = unpack_long (valtype, valbuf);
607 regcache_cooked_write_unsigned (regcache, ALPHA_V0_REGNUM, l);
612 static enum return_value_convention
613 alpha_return_value (struct gdbarch *gdbarch, struct value *function,
614 struct type *type, struct regcache *regcache,
615 gdb_byte *readbuf, const gdb_byte *writebuf)
617 enum type_code code = TYPE_CODE (type);
619 if ((code == TYPE_CODE_STRUCT
620 || code == TYPE_CODE_UNION
621 || code == TYPE_CODE_ARRAY)
622 && gdbarch_tdep (gdbarch)->return_in_memory (type))
627 regcache_raw_read_unsigned (regcache, ALPHA_V0_REGNUM, &addr);
628 read_memory (addr, readbuf, TYPE_LENGTH (type));
631 return RETURN_VALUE_ABI_RETURNS_ADDRESS;
635 alpha_extract_return_value (type, regcache, readbuf);
637 alpha_store_return_value (type, regcache, writebuf);
639 return RETURN_VALUE_REGISTER_CONVENTION;
643 alpha_return_in_memory_always (struct type *type)
649 constexpr gdb_byte alpha_break_insn[] = { 0x80, 0, 0, 0 }; /* call_pal bpt */
651 typedef BP_MANIPULATION (alpha_break_insn) alpha_breakpoint;
654 /* This returns the PC of the first insn after the prologue.
655 If we can't find the prologue, then return 0. */
658 alpha_after_prologue (CORE_ADDR pc)
660 struct symtab_and_line sal;
661 CORE_ADDR func_addr, func_end;
663 if (!find_pc_partial_function (pc, NULL, &func_addr, &func_end))
666 sal = find_pc_line (func_addr, 0);
667 if (sal.end < func_end)
670 /* The line after the prologue is after the end of the function. In this
671 case, tell the caller to find the prologue the hard way. */
675 /* Read an instruction from memory at PC, looking through breakpoints. */
678 alpha_read_insn (struct gdbarch *gdbarch, CORE_ADDR pc)
680 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
681 gdb_byte buf[ALPHA_INSN_SIZE];
684 res = target_read_memory (pc, buf, sizeof (buf));
686 memory_error (TARGET_XFER_E_IO, pc);
687 return extract_unsigned_integer (buf, sizeof (buf), byte_order);
690 /* To skip prologues, I use this predicate. Returns either PC itself
691 if the code at PC does not look like a function prologue; otherwise
692 returns an address that (if we're lucky) follows the prologue. If
693 LENIENT, then we must skip everything which is involved in setting
694 up the frame (it's OK to skip more, just so long as we don't skip
695 anything which might clobber the registers which are being saved. */
698 alpha_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
702 CORE_ADDR post_prologue_pc;
703 gdb_byte buf[ALPHA_INSN_SIZE];
705 /* Silently return the unaltered pc upon memory errors.
706 This could happen on OSF/1 if decode_line_1 tries to skip the
707 prologue for quickstarted shared library functions when the
708 shared library is not yet mapped in.
709 Reading target memory is slow over serial lines, so we perform
710 this check only if the target has shared libraries (which all
711 Alpha targets do). */
712 if (target_read_memory (pc, buf, sizeof (buf)))
715 /* See if we can determine the end of the prologue via the symbol table.
716 If so, then return either PC, or the PC after the prologue, whichever
719 post_prologue_pc = alpha_after_prologue (pc);
720 if (post_prologue_pc != 0)
721 return std::max (pc, post_prologue_pc);
723 /* Can't determine prologue from the symbol table, need to examine
726 /* Skip the typical prologue instructions. These are the stack adjustment
727 instruction and the instructions that save registers on the stack
728 or in the gcc frame. */
729 for (offset = 0; offset < 100; offset += ALPHA_INSN_SIZE)
731 inst = alpha_read_insn (gdbarch, pc + offset);
733 if ((inst & 0xffff0000) == 0x27bb0000) /* ldah $gp,n($t12) */
735 if ((inst & 0xffff0000) == 0x23bd0000) /* lda $gp,n($gp) */
737 if ((inst & 0xffff0000) == 0x23de0000) /* lda $sp,n($sp) */
739 if ((inst & 0xffe01fff) == 0x43c0153e) /* subq $sp,n,$sp */
742 if (((inst & 0xfc1f0000) == 0xb41e0000 /* stq reg,n($sp) */
743 || (inst & 0xfc1f0000) == 0x9c1e0000) /* stt reg,n($sp) */
744 && (inst & 0x03e00000) != 0x03e00000) /* reg != $zero */
747 if (inst == 0x47de040f) /* bis sp,sp,fp */
749 if (inst == 0x47fe040f) /* bis zero,sp,fp */
758 static const int ldl_l_opcode = 0x2a;
759 static const int ldq_l_opcode = 0x2b;
760 static const int stl_c_opcode = 0x2e;
761 static const int stq_c_opcode = 0x2f;
763 /* Checks for an atomic sequence of instructions beginning with a LDL_L/LDQ_L
764 instruction and ending with a STL_C/STQ_C instruction. If such a sequence
765 is found, attempt to step through it. A breakpoint is placed at the end of
768 static std::vector<CORE_ADDR>
769 alpha_deal_with_atomic_sequence (struct gdbarch *gdbarch, CORE_ADDR pc)
771 CORE_ADDR breaks[2] = {CORE_ADDR_MAX, CORE_ADDR_MAX};
773 CORE_ADDR closing_insn; /* Instruction that closes the atomic sequence. */
774 unsigned int insn = alpha_read_insn (gdbarch, loc);
777 int last_breakpoint = 0; /* Defaults to 0 (no breakpoints placed). */
778 const int atomic_sequence_length = 16; /* Instruction sequence length. */
779 int bc_insn_count = 0; /* Conditional branch instruction count. */
781 /* Assume all atomic sequences start with a LDL_L/LDQ_L instruction. */
782 if (INSN_OPCODE (insn) != ldl_l_opcode
783 && INSN_OPCODE (insn) != ldq_l_opcode)
786 /* Assume that no atomic sequence is longer than "atomic_sequence_length"
788 for (insn_count = 0; insn_count < atomic_sequence_length; ++insn_count)
790 loc += ALPHA_INSN_SIZE;
791 insn = alpha_read_insn (gdbarch, loc);
793 /* Assume that there is at most one branch in the atomic
794 sequence. If a branch is found, put a breakpoint in
795 its destination address. */
796 if (INSN_OPCODE (insn) >= br_opcode)
798 int immediate = (insn & 0x001fffff) << 2;
800 immediate = (immediate ^ 0x400000) - 0x400000;
802 if (bc_insn_count >= 1)
803 return {}; /* More than one branch found, fallback
804 to the standard single-step code. */
806 breaks[1] = loc + ALPHA_INSN_SIZE + immediate;
812 if (INSN_OPCODE (insn) == stl_c_opcode
813 || INSN_OPCODE (insn) == stq_c_opcode)
817 /* Assume that the atomic sequence ends with a STL_C/STQ_C instruction. */
818 if (INSN_OPCODE (insn) != stl_c_opcode
819 && INSN_OPCODE (insn) != stq_c_opcode)
823 loc += ALPHA_INSN_SIZE;
825 /* Insert a breakpoint right after the end of the atomic sequence. */
828 /* Check for duplicated breakpoints. Check also for a breakpoint
829 placed (branch instruction's destination) anywhere in sequence. */
831 && (breaks[1] == breaks[0]
832 || (breaks[1] >= pc && breaks[1] <= closing_insn)))
835 std::vector<CORE_ADDR> next_pcs;
837 for (index = 0; index <= last_breakpoint; index++)
838 next_pcs.push_back (breaks[index]);
844 /* Figure out where the longjmp will land.
845 We expect the first arg to be a pointer to the jmp_buf structure from
846 which we extract the PC (JB_PC) that we will land at. The PC is copied
847 into the "pc". This routine returns true on success. */
850 alpha_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
852 struct gdbarch *gdbarch = get_frame_arch (frame);
853 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
854 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
856 gdb_byte raw_buffer[ALPHA_REGISTER_SIZE];
858 jb_addr = get_frame_register_unsigned (frame, ALPHA_A0_REGNUM);
860 if (target_read_memory (jb_addr + (tdep->jb_pc * tdep->jb_elt_size),
861 raw_buffer, tdep->jb_elt_size))
864 *pc = extract_unsigned_integer (raw_buffer, tdep->jb_elt_size, byte_order);
869 /* Frame unwinder for signal trampolines. We use alpha tdep bits that
870 describe the location and shape of the sigcontext structure. After
871 that, all registers are in memory, so it's easy. */
872 /* ??? Shouldn't we be able to do this generically, rather than with
873 OSABI data specific to Alpha? */
875 struct alpha_sigtramp_unwind_cache
877 CORE_ADDR sigcontext_addr;
880 static struct alpha_sigtramp_unwind_cache *
881 alpha_sigtramp_frame_unwind_cache (struct frame_info *this_frame,
882 void **this_prologue_cache)
884 struct alpha_sigtramp_unwind_cache *info;
885 struct gdbarch_tdep *tdep;
887 if (*this_prologue_cache)
888 return (struct alpha_sigtramp_unwind_cache *) *this_prologue_cache;
890 info = FRAME_OBSTACK_ZALLOC (struct alpha_sigtramp_unwind_cache);
891 *this_prologue_cache = info;
893 tdep = gdbarch_tdep (get_frame_arch (this_frame));
894 info->sigcontext_addr = tdep->sigcontext_addr (this_frame);
899 /* Return the address of REGNUM in a sigtramp frame. Since this is
900 all arithmetic, it doesn't seem worthwhile to cache it. */
903 alpha_sigtramp_register_address (struct gdbarch *gdbarch,
904 CORE_ADDR sigcontext_addr, int regnum)
906 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
908 if (regnum >= 0 && regnum < 32)
909 return sigcontext_addr + tdep->sc_regs_offset + regnum * 8;
910 else if (regnum >= ALPHA_FP0_REGNUM && regnum < ALPHA_FP0_REGNUM + 32)
911 return sigcontext_addr + tdep->sc_fpregs_offset + regnum * 8;
912 else if (regnum == ALPHA_PC_REGNUM)
913 return sigcontext_addr + tdep->sc_pc_offset;
918 /* Given a GDB frame, determine the address of the calling function's
919 frame. This will be used to create a new GDB frame struct. */
922 alpha_sigtramp_frame_this_id (struct frame_info *this_frame,
923 void **this_prologue_cache,
924 struct frame_id *this_id)
926 struct gdbarch *gdbarch = get_frame_arch (this_frame);
927 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
928 struct alpha_sigtramp_unwind_cache *info
929 = alpha_sigtramp_frame_unwind_cache (this_frame, this_prologue_cache);
930 CORE_ADDR stack_addr, code_addr;
932 /* If the OSABI couldn't locate the sigcontext, give up. */
933 if (info->sigcontext_addr == 0)
936 /* If we have dynamic signal trampolines, find their start.
937 If we do not, then we must assume there is a symbol record
938 that can provide the start address. */
939 if (tdep->dynamic_sigtramp_offset)
942 code_addr = get_frame_pc (this_frame);
943 offset = tdep->dynamic_sigtramp_offset (gdbarch, code_addr);
950 code_addr = get_frame_func (this_frame);
952 /* The stack address is trivially read from the sigcontext. */
953 stack_addr = alpha_sigtramp_register_address (gdbarch, info->sigcontext_addr,
955 stack_addr = get_frame_memory_unsigned (this_frame, stack_addr,
956 ALPHA_REGISTER_SIZE);
958 *this_id = frame_id_build (stack_addr, code_addr);
961 /* Retrieve the value of REGNUM in FRAME. Don't give up! */
963 static struct value *
964 alpha_sigtramp_frame_prev_register (struct frame_info *this_frame,
965 void **this_prologue_cache, int regnum)
967 struct alpha_sigtramp_unwind_cache *info
968 = alpha_sigtramp_frame_unwind_cache (this_frame, this_prologue_cache);
971 if (info->sigcontext_addr != 0)
973 /* All integer and fp registers are stored in memory. */
974 addr = alpha_sigtramp_register_address (get_frame_arch (this_frame),
975 info->sigcontext_addr, regnum);
977 return frame_unwind_got_memory (this_frame, regnum, addr);
980 /* This extra register may actually be in the sigcontext, but our
981 current description of it in alpha_sigtramp_frame_unwind_cache
982 doesn't include it. Too bad. Fall back on whatever's in the
984 return frame_unwind_got_register (this_frame, regnum, regnum);
988 alpha_sigtramp_frame_sniffer (const struct frame_unwind *self,
989 struct frame_info *this_frame,
990 void **this_prologue_cache)
992 struct gdbarch *gdbarch = get_frame_arch (this_frame);
993 CORE_ADDR pc = get_frame_pc (this_frame);
996 /* NOTE: cagney/2004-04-30: Do not copy/clone this code. Instead
997 look at tramp-frame.h and other simplier per-architecture
998 sigtramp unwinders. */
1000 /* We shouldn't even bother to try if the OSABI didn't register a
1001 sigcontext_addr handler or pc_in_sigtramp hander. */
1002 if (gdbarch_tdep (gdbarch)->sigcontext_addr == NULL)
1004 if (gdbarch_tdep (gdbarch)->pc_in_sigtramp == NULL)
1007 /* Otherwise we should be in a signal frame. */
1008 find_pc_partial_function (pc, &name, NULL, NULL);
1009 if (gdbarch_tdep (gdbarch)->pc_in_sigtramp (gdbarch, pc, name))
1015 static const struct frame_unwind alpha_sigtramp_frame_unwind = {
1017 default_frame_unwind_stop_reason,
1018 alpha_sigtramp_frame_this_id,
1019 alpha_sigtramp_frame_prev_register,
1021 alpha_sigtramp_frame_sniffer
1026 /* Heuristic_proc_start may hunt through the text section for a long
1027 time across a 2400 baud serial line. Allows the user to limit this
1029 static int heuristic_fence_post = 0;
1031 /* Attempt to locate the start of the function containing PC. We assume that
1032 the previous function ends with an about_to_return insn. Not foolproof by
1033 any means, since gcc is happy to put the epilogue in the middle of a
1034 function. But we're guessing anyway... */
1037 alpha_heuristic_proc_start (struct gdbarch *gdbarch, CORE_ADDR pc)
1039 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1040 CORE_ADDR last_non_nop = pc;
1041 CORE_ADDR fence = pc - heuristic_fence_post;
1042 CORE_ADDR orig_pc = pc;
1044 struct inferior *inf;
1049 /* First see if we can find the start of the function from minimal
1050 symbol information. This can succeed with a binary that doesn't
1051 have debug info, but hasn't been stripped. */
1052 func = get_pc_function_start (pc);
1056 if (heuristic_fence_post == -1
1057 || fence < tdep->vm_min_address)
1058 fence = tdep->vm_min_address;
1060 /* Search back for previous return; also stop at a 0, which might be
1061 seen for instance before the start of a code section. Don't include
1062 nops, since this usually indicates padding between functions. */
1063 for (pc -= ALPHA_INSN_SIZE; pc >= fence; pc -= ALPHA_INSN_SIZE)
1065 unsigned int insn = alpha_read_insn (gdbarch, pc);
1068 case 0: /* invalid insn */
1069 case 0x6bfa8001: /* ret $31,($26),1 */
1070 return last_non_nop;
1072 case 0x2ffe0000: /* unop: ldq_u $31,0($30) */
1073 case 0x47ff041f: /* nop: bis $31,$31,$31 */
1082 inf = current_inferior ();
1084 /* It's not clear to me why we reach this point when stopping quietly,
1085 but with this test, at least we don't print out warnings for every
1086 child forked (eg, on decstation). 22apr93 rich@cygnus.com. */
1087 if (inf->control.stop_soon == NO_STOP_QUIETLY)
1089 static int blurb_printed = 0;
1091 if (fence == tdep->vm_min_address)
1092 warning (_("Hit beginning of text section without finding \
1093 enclosing function for address %s"), paddress (gdbarch, orig_pc));
1095 warning (_("Hit heuristic-fence-post without finding \
1096 enclosing function for address %s"), paddress (gdbarch, orig_pc));
1100 printf_filtered (_("\
1101 This warning occurs if you are debugging a function without any symbols\n\
1102 (for example, in a stripped executable). In that case, you may wish to\n\
1103 increase the size of the search with the `set heuristic-fence-post' command.\n\
1105 Otherwise, you told GDB there was a function where there isn't one, or\n\
1106 (more likely) you have encountered a bug in GDB.\n"));
1114 /* Fallback alpha frame unwinder. Uses instruction scanning and knows
1115 something about the traditional layout of alpha stack frames. */
1117 struct alpha_heuristic_unwind_cache
1121 struct trad_frame_saved_reg *saved_regs;
1125 /* If a probing loop sequence starts at PC, simulate it and compute
1126 FRAME_SIZE and PC after its execution. Otherwise, return with PC and
1127 FRAME_SIZE unchanged. */
1130 alpha_heuristic_analyze_probing_loop (struct gdbarch *gdbarch, CORE_ADDR *pc,
1133 CORE_ADDR cur_pc = *pc;
1134 int cur_frame_size = *frame_size;
1135 int nb_of_iterations, reg_index, reg_probe;
1138 /* The following pattern is recognized as a probing loop:
1140 lda REG_INDEX,NB_OF_ITERATIONS
1141 lda REG_PROBE,<immediate>(sp)
1144 stq zero,<immediate>(REG_PROBE)
1145 subq REG_INDEX,0x1,REG_INDEX
1146 lda REG_PROBE,<immediate>(REG_PROBE)
1147 bne REG_INDEX, LOOP_START
1149 lda sp,<immediate>(REG_PROBE)
1151 If anything different is found, the function returns without
1152 changing PC and FRAME_SIZE. Otherwise, PC will point immediately
1153 after this sequence, and FRAME_SIZE will be updated. */
1155 /* lda REG_INDEX,NB_OF_ITERATIONS */
1157 insn = alpha_read_insn (gdbarch, cur_pc);
1158 if (INSN_OPCODE (insn) != lda_opcode)
1160 reg_index = MEM_RA (insn);
1161 nb_of_iterations = MEM_DISP (insn);
1163 /* lda REG_PROBE,<immediate>(sp) */
1165 cur_pc += ALPHA_INSN_SIZE;
1166 insn = alpha_read_insn (gdbarch, cur_pc);
1167 if (INSN_OPCODE (insn) != lda_opcode
1168 || MEM_RB (insn) != ALPHA_SP_REGNUM)
1170 reg_probe = MEM_RA (insn);
1171 cur_frame_size -= MEM_DISP (insn);
1173 /* stq zero,<immediate>(REG_PROBE) */
1175 cur_pc += ALPHA_INSN_SIZE;
1176 insn = alpha_read_insn (gdbarch, cur_pc);
1177 if (INSN_OPCODE (insn) != stq_opcode
1178 || MEM_RA (insn) != 0x1f
1179 || MEM_RB (insn) != reg_probe)
1182 /* subq REG_INDEX,0x1,REG_INDEX */
1184 cur_pc += ALPHA_INSN_SIZE;
1185 insn = alpha_read_insn (gdbarch, cur_pc);
1186 if (INSN_OPCODE (insn) != subq_opcode
1187 || !OPR_HAS_IMMEDIATE (insn)
1188 || OPR_FUNCTION (insn) != subq_function
1189 || OPR_LIT(insn) != 1
1190 || OPR_RA (insn) != reg_index
1191 || OPR_RC (insn) != reg_index)
1194 /* lda REG_PROBE,<immediate>(REG_PROBE) */
1196 cur_pc += ALPHA_INSN_SIZE;
1197 insn = alpha_read_insn (gdbarch, cur_pc);
1198 if (INSN_OPCODE (insn) != lda_opcode
1199 || MEM_RA (insn) != reg_probe
1200 || MEM_RB (insn) != reg_probe)
1202 cur_frame_size -= MEM_DISP (insn) * nb_of_iterations;
1204 /* bne REG_INDEX, LOOP_START */
1206 cur_pc += ALPHA_INSN_SIZE;
1207 insn = alpha_read_insn (gdbarch, cur_pc);
1208 if (INSN_OPCODE (insn) != bne_opcode
1209 || MEM_RA (insn) != reg_index)
1212 /* lda sp,<immediate>(REG_PROBE) */
1214 cur_pc += ALPHA_INSN_SIZE;
1215 insn = alpha_read_insn (gdbarch, cur_pc);
1216 if (INSN_OPCODE (insn) != lda_opcode
1217 || MEM_RA (insn) != ALPHA_SP_REGNUM
1218 || MEM_RB (insn) != reg_probe)
1220 cur_frame_size -= MEM_DISP (insn);
1223 *frame_size = cur_frame_size;
1226 static struct alpha_heuristic_unwind_cache *
1227 alpha_heuristic_frame_unwind_cache (struct frame_info *this_frame,
1228 void **this_prologue_cache,
1231 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1232 struct alpha_heuristic_unwind_cache *info;
1234 CORE_ADDR limit_pc, cur_pc;
1235 int frame_reg, frame_size, return_reg, reg;
1237 if (*this_prologue_cache)
1238 return (struct alpha_heuristic_unwind_cache *) *this_prologue_cache;
1240 info = FRAME_OBSTACK_ZALLOC (struct alpha_heuristic_unwind_cache);
1241 *this_prologue_cache = info;
1242 info->saved_regs = trad_frame_alloc_saved_regs (this_frame);
1244 limit_pc = get_frame_pc (this_frame);
1246 start_pc = alpha_heuristic_proc_start (gdbarch, limit_pc);
1247 info->start_pc = start_pc;
1249 frame_reg = ALPHA_SP_REGNUM;
1253 /* If we've identified a likely place to start, do code scanning. */
1256 /* Limit the forward search to 50 instructions. */
1257 if (start_pc + 200 < limit_pc)
1258 limit_pc = start_pc + 200;
1260 for (cur_pc = start_pc; cur_pc < limit_pc; cur_pc += ALPHA_INSN_SIZE)
1262 unsigned int word = alpha_read_insn (gdbarch, cur_pc);
1264 if ((word & 0xffff0000) == 0x23de0000) /* lda $sp,n($sp) */
1268 /* Consider only the first stack allocation instruction
1269 to contain the static size of the frame. */
1270 if (frame_size == 0)
1271 frame_size = (-word) & 0xffff;
1275 /* Exit loop if a positive stack adjustment is found, which
1276 usually means that the stack cleanup code in the function
1277 epilogue is reached. */
1281 else if ((word & 0xfc1f0000) == 0xb41e0000) /* stq reg,n($sp) */
1283 reg = (word & 0x03e00000) >> 21;
1285 /* Ignore this instruction if we have already encountered
1286 an instruction saving the same register earlier in the
1287 function code. The current instruction does not tell
1288 us where the original value upon function entry is saved.
1289 All it says is that the function we are scanning reused
1290 that register for some computation of its own, and is now
1291 saving its result. */
1292 if (trad_frame_addr_p(info->saved_regs, reg))
1298 /* Do not compute the address where the register was saved yet,
1299 because we don't know yet if the offset will need to be
1300 relative to $sp or $fp (we can not compute the address
1301 relative to $sp if $sp is updated during the execution of
1302 the current subroutine, for instance when doing some alloca).
1303 So just store the offset for the moment, and compute the
1304 address later when we know whether this frame has a frame
1306 /* Hack: temporarily add one, so that the offset is non-zero
1307 and we can tell which registers have save offsets below. */
1308 info->saved_regs[reg].addr = (word & 0xffff) + 1;
1310 /* Starting with OSF/1-3.2C, the system libraries are shipped
1311 without local symbols, but they still contain procedure
1312 descriptors without a symbol reference. GDB is currently
1313 unable to find these procedure descriptors and uses
1314 heuristic_proc_desc instead.
1315 As some low level compiler support routines (__div*, __add*)
1316 use a non-standard return address register, we have to
1317 add some heuristics to determine the return address register,
1318 or stepping over these routines will fail.
1319 Usually the return address register is the first register
1320 saved on the stack, but assembler optimization might
1321 rearrange the register saves.
1322 So we recognize only a few registers (t7, t9, ra) within
1323 the procedure prologue as valid return address registers.
1324 If we encounter a return instruction, we extract the
1325 return address register from it.
1327 FIXME: Rewriting GDB to access the procedure descriptors,
1328 e.g. via the minimal symbol table, might obviate this
1330 if (return_reg == -1
1331 && cur_pc < (start_pc + 80)
1332 && (reg == ALPHA_T7_REGNUM
1333 || reg == ALPHA_T9_REGNUM
1334 || reg == ALPHA_RA_REGNUM))
1337 else if ((word & 0xffe0ffff) == 0x6be08001) /* ret zero,reg,1 */
1338 return_reg = (word >> 16) & 0x1f;
1339 else if (word == 0x47de040f) /* bis sp,sp,fp */
1340 frame_reg = ALPHA_GCC_FP_REGNUM;
1341 else if (word == 0x47fe040f) /* bis zero,sp,fp */
1342 frame_reg = ALPHA_GCC_FP_REGNUM;
1344 alpha_heuristic_analyze_probing_loop (gdbarch, &cur_pc, &frame_size);
1347 /* If we haven't found a valid return address register yet, keep
1348 searching in the procedure prologue. */
1349 if (return_reg == -1)
1351 while (cur_pc < (limit_pc + 80) && cur_pc < (start_pc + 80))
1353 unsigned int word = alpha_read_insn (gdbarch, cur_pc);
1355 if ((word & 0xfc1f0000) == 0xb41e0000) /* stq reg,n($sp) */
1357 reg = (word & 0x03e00000) >> 21;
1358 if (reg == ALPHA_T7_REGNUM
1359 || reg == ALPHA_T9_REGNUM
1360 || reg == ALPHA_RA_REGNUM)
1366 else if ((word & 0xffe0ffff) == 0x6be08001) /* ret zero,reg,1 */
1368 return_reg = (word >> 16) & 0x1f;
1372 cur_pc += ALPHA_INSN_SIZE;
1377 /* Failing that, do default to the customary RA. */
1378 if (return_reg == -1)
1379 return_reg = ALPHA_RA_REGNUM;
1380 info->return_reg = return_reg;
1382 val = get_frame_register_unsigned (this_frame, frame_reg);
1383 info->vfp = val + frame_size;
1385 /* Convert offsets to absolute addresses. See above about adding
1386 one to the offsets to make all detected offsets non-zero. */
1387 for (reg = 0; reg < ALPHA_NUM_REGS; ++reg)
1388 if (trad_frame_addr_p(info->saved_regs, reg))
1389 info->saved_regs[reg].addr += val - 1;
1391 /* The stack pointer of the previous frame is computed by popping
1392 the current stack frame. */
1393 if (!trad_frame_addr_p (info->saved_regs, ALPHA_SP_REGNUM))
1394 trad_frame_set_value (info->saved_regs, ALPHA_SP_REGNUM, info->vfp);
1399 /* Given a GDB frame, determine the address of the calling function's
1400 frame. This will be used to create a new GDB frame struct. */
1403 alpha_heuristic_frame_this_id (struct frame_info *this_frame,
1404 void **this_prologue_cache,
1405 struct frame_id *this_id)
1407 struct alpha_heuristic_unwind_cache *info
1408 = alpha_heuristic_frame_unwind_cache (this_frame, this_prologue_cache, 0);
1410 *this_id = frame_id_build (info->vfp, info->start_pc);
1413 /* Retrieve the value of REGNUM in FRAME. Don't give up! */
1415 static struct value *
1416 alpha_heuristic_frame_prev_register (struct frame_info *this_frame,
1417 void **this_prologue_cache, int regnum)
1419 struct alpha_heuristic_unwind_cache *info
1420 = alpha_heuristic_frame_unwind_cache (this_frame, this_prologue_cache, 0);
1422 /* The PC of the previous frame is stored in the link register of
1423 the current frame. Frob regnum so that we pull the value from
1424 the correct place. */
1425 if (regnum == ALPHA_PC_REGNUM)
1426 regnum = info->return_reg;
1428 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
1431 static const struct frame_unwind alpha_heuristic_frame_unwind = {
1433 default_frame_unwind_stop_reason,
1434 alpha_heuristic_frame_this_id,
1435 alpha_heuristic_frame_prev_register,
1437 default_frame_sniffer
1441 alpha_heuristic_frame_base_address (struct frame_info *this_frame,
1442 void **this_prologue_cache)
1444 struct alpha_heuristic_unwind_cache *info
1445 = alpha_heuristic_frame_unwind_cache (this_frame, this_prologue_cache, 0);
1450 static const struct frame_base alpha_heuristic_frame_base = {
1451 &alpha_heuristic_frame_unwind,
1452 alpha_heuristic_frame_base_address,
1453 alpha_heuristic_frame_base_address,
1454 alpha_heuristic_frame_base_address
1457 /* Just like reinit_frame_cache, but with the right arguments to be
1458 callable as an sfunc. Used by the "set heuristic-fence-post" command. */
1461 reinit_frame_cache_sfunc (const char *args,
1462 int from_tty, struct cmd_list_element *c)
1464 reinit_frame_cache ();
1468 /* Assuming NEXT_FRAME->prev is a dummy, return the frame ID of that
1469 dummy frame. The frame ID's base needs to match the TOS value
1470 saved by save_dummy_frame_tos(), and the PC match the dummy frame's
1473 static struct frame_id
1474 alpha_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
1477 base = get_frame_register_unsigned (this_frame, ALPHA_SP_REGNUM);
1478 return frame_id_build (base, get_frame_pc (this_frame));
1482 alpha_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1485 pc = frame_unwind_register_unsigned (next_frame, ALPHA_PC_REGNUM);
1490 /* Helper routines for alpha*-nat.c files to move register sets to and
1491 from core files. The UNIQUE pointer is allowed to be NULL, as most
1492 targets don't supply this value in their core files. */
1495 alpha_supply_int_regs (struct regcache *regcache, int regno,
1496 const void *r0_r30, const void *pc, const void *unique)
1498 const gdb_byte *regs = (const gdb_byte *) r0_r30;
1501 for (i = 0; i < 31; ++i)
1502 if (regno == i || regno == -1)
1503 regcache->raw_supply (i, regs + i * 8);
1505 if (regno == ALPHA_ZERO_REGNUM || regno == -1)
1507 const gdb_byte zero[8] = { 0 };
1509 regcache->raw_supply (ALPHA_ZERO_REGNUM, zero);
1512 if (regno == ALPHA_PC_REGNUM || regno == -1)
1513 regcache->raw_supply (ALPHA_PC_REGNUM, pc);
1515 if (regno == ALPHA_UNIQUE_REGNUM || regno == -1)
1516 regcache->raw_supply (ALPHA_UNIQUE_REGNUM, unique);
1520 alpha_fill_int_regs (const struct regcache *regcache,
1521 int regno, void *r0_r30, void *pc, void *unique)
1523 gdb_byte *regs = (gdb_byte *) r0_r30;
1526 for (i = 0; i < 31; ++i)
1527 if (regno == i || regno == -1)
1528 regcache->raw_collect (i, regs + i * 8);
1530 if (regno == ALPHA_PC_REGNUM || regno == -1)
1531 regcache->raw_collect (ALPHA_PC_REGNUM, pc);
1533 if (unique && (regno == ALPHA_UNIQUE_REGNUM || regno == -1))
1534 regcache->raw_collect (ALPHA_UNIQUE_REGNUM, unique);
1538 alpha_supply_fp_regs (struct regcache *regcache, int regno,
1539 const void *f0_f30, const void *fpcr)
1541 const gdb_byte *regs = (const gdb_byte *) f0_f30;
1544 for (i = ALPHA_FP0_REGNUM; i < ALPHA_FP0_REGNUM + 31; ++i)
1545 if (regno == i || regno == -1)
1546 regcache->raw_supply (i, regs + (i - ALPHA_FP0_REGNUM) * 8);
1548 if (regno == ALPHA_FPCR_REGNUM || regno == -1)
1549 regcache->raw_supply (ALPHA_FPCR_REGNUM, fpcr);
1553 alpha_fill_fp_regs (const struct regcache *regcache,
1554 int regno, void *f0_f30, void *fpcr)
1556 gdb_byte *regs = (gdb_byte *) f0_f30;
1559 for (i = ALPHA_FP0_REGNUM; i < ALPHA_FP0_REGNUM + 31; ++i)
1560 if (regno == i || regno == -1)
1561 regcache->raw_collect (i, regs + (i - ALPHA_FP0_REGNUM) * 8);
1563 if (regno == ALPHA_FPCR_REGNUM || regno == -1)
1564 regcache->raw_collect (ALPHA_FPCR_REGNUM, fpcr);
1569 /* Return nonzero if the G_floating register value in REG is equal to
1570 zero for FP control instructions. */
1573 fp_register_zero_p (LONGEST reg)
1575 /* Check that all bits except the sign bit are zero. */
1576 const LONGEST zero_mask = ((LONGEST) 1 << 63) ^ -1;
1578 return ((reg & zero_mask) == 0);
1581 /* Return the value of the sign bit for the G_floating register
1582 value held in REG. */
1585 fp_register_sign_bit (LONGEST reg)
1587 const LONGEST sign_mask = (LONGEST) 1 << 63;
1589 return ((reg & sign_mask) != 0);
1592 /* alpha_software_single_step() is called just before we want to resume
1593 the inferior, if we want to single-step it but there is no hardware
1594 or kernel single-step support (NetBSD on Alpha, for example). We find
1595 the target of the coming instruction and breakpoint it. */
1598 alpha_next_pc (struct regcache *regcache, CORE_ADDR pc)
1600 struct gdbarch *gdbarch = regcache->arch ();
1607 insn = alpha_read_insn (gdbarch, pc);
1609 /* Opcode is top 6 bits. */
1610 op = (insn >> 26) & 0x3f;
1614 /* Jump format: target PC is:
1616 return (regcache_raw_get_unsigned (regcache, (insn >> 16) & 0x1f) & ~3);
1619 if ((op & 0x30) == 0x30)
1621 /* Branch format: target PC is:
1622 (new PC) + (4 * sext(displacement)) */
1623 if (op == 0x30 /* BR */
1624 || op == 0x34) /* BSR */
1627 offset = (insn & 0x001fffff);
1628 if (offset & 0x00100000)
1629 offset |= 0xffe00000;
1630 offset *= ALPHA_INSN_SIZE;
1631 return (pc + ALPHA_INSN_SIZE + offset);
1634 /* Need to determine if branch is taken; read RA. */
1635 regno = (insn >> 21) & 0x1f;
1638 case 0x31: /* FBEQ */
1639 case 0x36: /* FBGE */
1640 case 0x37: /* FBGT */
1641 case 0x33: /* FBLE */
1642 case 0x32: /* FBLT */
1643 case 0x35: /* FBNE */
1644 regno += gdbarch_fp0_regnum (gdbarch);
1647 rav = regcache_raw_get_signed (regcache, regno);
1651 case 0x38: /* BLBC */
1655 case 0x3c: /* BLBS */
1659 case 0x39: /* BEQ */
1663 case 0x3d: /* BNE */
1667 case 0x3a: /* BLT */
1671 case 0x3b: /* BLE */
1675 case 0x3f: /* BGT */
1679 case 0x3e: /* BGE */
1684 /* Floating point branches. */
1686 case 0x31: /* FBEQ */
1687 if (fp_register_zero_p (rav))
1690 case 0x36: /* FBGE */
1691 if (fp_register_sign_bit (rav) == 0 || fp_register_zero_p (rav))
1694 case 0x37: /* FBGT */
1695 if (fp_register_sign_bit (rav) == 0 && ! fp_register_zero_p (rav))
1698 case 0x33: /* FBLE */
1699 if (fp_register_sign_bit (rav) == 1 || fp_register_zero_p (rav))
1702 case 0x32: /* FBLT */
1703 if (fp_register_sign_bit (rav) == 1 && ! fp_register_zero_p (rav))
1706 case 0x35: /* FBNE */
1707 if (! fp_register_zero_p (rav))
1713 /* Not a branch or branch not taken; target PC is:
1715 return (pc + ALPHA_INSN_SIZE);
1718 std::vector<CORE_ADDR>
1719 alpha_software_single_step (struct regcache *regcache)
1721 struct gdbarch *gdbarch = regcache->arch ();
1723 CORE_ADDR pc = regcache_read_pc (regcache);
1725 std::vector<CORE_ADDR> next_pcs
1726 = alpha_deal_with_atomic_sequence (gdbarch, pc);
1727 if (!next_pcs.empty ())
1730 CORE_ADDR next_pc = alpha_next_pc (regcache, pc);
1735 /* Initialize the current architecture based on INFO. If possible, re-use an
1736 architecture from ARCHES, which is a list of architectures already created
1737 during this debugging session.
1739 Called e.g. at program startup, when reading a core file, and when reading
1742 static struct gdbarch *
1743 alpha_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
1745 struct gdbarch_tdep *tdep;
1746 struct gdbarch *gdbarch;
1748 /* Find a candidate among extant architectures. */
1749 arches = gdbarch_list_lookup_by_info (arches, &info);
1751 return arches->gdbarch;
1753 tdep = XCNEW (struct gdbarch_tdep);
1754 gdbarch = gdbarch_alloc (&info, tdep);
1756 /* Lowest text address. This is used by heuristic_proc_start()
1757 to decide when to stop looking. */
1758 tdep->vm_min_address = (CORE_ADDR) 0x120000000LL;
1760 tdep->dynamic_sigtramp_offset = NULL;
1761 tdep->sigcontext_addr = NULL;
1762 tdep->sc_pc_offset = 2 * 8;
1763 tdep->sc_regs_offset = 4 * 8;
1764 tdep->sc_fpregs_offset = tdep->sc_regs_offset + 32 * 8 + 8;
1766 tdep->jb_pc = -1; /* longjmp support not enabled by default. */
1768 tdep->return_in_memory = alpha_return_in_memory_always;
1771 set_gdbarch_short_bit (gdbarch, 16);
1772 set_gdbarch_int_bit (gdbarch, 32);
1773 set_gdbarch_long_bit (gdbarch, 64);
1774 set_gdbarch_long_long_bit (gdbarch, 64);
1775 set_gdbarch_wchar_bit (gdbarch, 64);
1776 set_gdbarch_wchar_signed (gdbarch, 0);
1777 set_gdbarch_float_bit (gdbarch, 32);
1778 set_gdbarch_double_bit (gdbarch, 64);
1779 set_gdbarch_long_double_bit (gdbarch, 64);
1780 set_gdbarch_ptr_bit (gdbarch, 64);
1783 set_gdbarch_num_regs (gdbarch, ALPHA_NUM_REGS);
1784 set_gdbarch_sp_regnum (gdbarch, ALPHA_SP_REGNUM);
1785 set_gdbarch_pc_regnum (gdbarch, ALPHA_PC_REGNUM);
1786 set_gdbarch_fp0_regnum (gdbarch, ALPHA_FP0_REGNUM);
1788 set_gdbarch_register_name (gdbarch, alpha_register_name);
1789 set_gdbarch_register_type (gdbarch, alpha_register_type);
1791 set_gdbarch_cannot_fetch_register (gdbarch, alpha_cannot_fetch_register);
1792 set_gdbarch_cannot_store_register (gdbarch, alpha_cannot_store_register);
1794 set_gdbarch_convert_register_p (gdbarch, alpha_convert_register_p);
1795 set_gdbarch_register_to_value (gdbarch, alpha_register_to_value);
1796 set_gdbarch_value_to_register (gdbarch, alpha_value_to_register);
1798 set_gdbarch_register_reggroup_p (gdbarch, alpha_register_reggroup_p);
1800 /* Prologue heuristics. */
1801 set_gdbarch_skip_prologue (gdbarch, alpha_skip_prologue);
1805 set_gdbarch_return_value (gdbarch, alpha_return_value);
1807 /* Settings for calling functions in the inferior. */
1808 set_gdbarch_push_dummy_call (gdbarch, alpha_push_dummy_call);
1810 /* Methods for saving / extracting a dummy frame's ID. */
1811 set_gdbarch_dummy_id (gdbarch, alpha_dummy_id);
1813 /* Return the unwound PC value. */
1814 set_gdbarch_unwind_pc (gdbarch, alpha_unwind_pc);
1816 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1817 set_gdbarch_skip_trampoline_code (gdbarch, find_solib_trampoline_target);
1819 set_gdbarch_breakpoint_kind_from_pc (gdbarch,
1820 alpha_breakpoint::kind_from_pc);
1821 set_gdbarch_sw_breakpoint_from_kind (gdbarch,
1822 alpha_breakpoint::bp_from_kind);
1823 set_gdbarch_decr_pc_after_break (gdbarch, ALPHA_INSN_SIZE);
1824 set_gdbarch_cannot_step_breakpoint (gdbarch, 1);
1826 /* Handles single stepping of atomic sequences. */
1827 set_gdbarch_software_single_step (gdbarch, alpha_software_single_step);
1829 /* Hook in ABI-specific overrides, if they have been registered. */
1830 gdbarch_init_osabi (info, gdbarch);
1832 /* Now that we have tuned the configuration, set a few final things
1833 based on what the OS ABI has told us. */
1835 if (tdep->jb_pc >= 0)
1836 set_gdbarch_get_longjmp_target (gdbarch, alpha_get_longjmp_target);
1838 frame_unwind_append_unwinder (gdbarch, &alpha_sigtramp_frame_unwind);
1839 frame_unwind_append_unwinder (gdbarch, &alpha_heuristic_frame_unwind);
1841 frame_base_set_default (gdbarch, &alpha_heuristic_frame_base);
1847 alpha_dwarf2_init_abi (struct gdbarch_info info, struct gdbarch *gdbarch)
1849 dwarf2_append_unwinders (gdbarch);
1850 frame_base_append_sniffer (gdbarch, dwarf2_frame_base_sniffer);
1854 _initialize_alpha_tdep (void)
1857 gdbarch_register (bfd_arch_alpha, alpha_gdbarch_init, NULL);
1859 /* Let the user set the fence post for heuristic_proc_start. */
1861 /* We really would like to have both "0" and "unlimited" work, but
1862 command.c doesn't deal with that. So make it a var_zinteger
1863 because the user can always use "999999" or some such for unlimited. */
1864 /* We need to throw away the frame cache when we set this, since it
1865 might change our ability to get backtraces. */
1866 add_setshow_zinteger_cmd ("heuristic-fence-post", class_support,
1867 &heuristic_fence_post, _("\
1868 Set the distance searched for the start of a function."), _("\
1869 Show the distance searched for the start of a function."), _("\
1870 If you are debugging a stripped executable, GDB needs to search through the\n\
1871 program for the start of a function. This command sets the distance of the\n\
1872 search. The only need to set it is when debugging a stripped executable."),
1873 reinit_frame_cache_sfunc,
1874 NULL, /* FIXME: i18n: The distance searched for
1875 the start of a function is \"%d\". */
1876 &setlist, &showlist);