1 /* Native-dependent code for GNU/Linux AArch64.
3 Copyright (C) 2011-2018 Free Software Foundation, Inc.
4 Contributed by ARM Ltd.
6 This file is part of GDB.
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
26 #include "linux-nat.h"
27 #include "target-descriptions.h"
30 #include "aarch64-tdep.h"
31 #include "aarch64-linux-tdep.h"
32 #include "aarch32-linux-nat.h"
33 #include "nat/aarch64-linux.h"
34 #include "nat/aarch64-linux-hw-point.h"
35 #include "nat/aarch64-sve-linux-ptrace.h"
37 #include "elf/external.h"
38 #include "elf/common.h"
40 #include "nat/gdb_ptrace.h"
41 #include <sys/utsname.h>
42 #include <asm/ptrace.h>
46 /* Defines ps_err_e, struct ps_prochandle. */
47 #include "gdb_proc_service.h"
50 #define TRAP_HWBKPT 0x0004
53 class aarch64_linux_nat_target final : public linux_nat_target
56 /* Add our register access methods. */
57 void fetch_registers (struct regcache *, int) override;
58 void store_registers (struct regcache *, int) override;
60 const struct target_desc *read_description () override;
62 /* Add our hardware breakpoint and watchpoint implementation. */
63 int can_use_hw_breakpoint (enum bptype, int, int) override;
64 int insert_hw_breakpoint (struct gdbarch *, struct bp_target_info *) override;
65 int remove_hw_breakpoint (struct gdbarch *, struct bp_target_info *) override;
66 int region_ok_for_hw_watchpoint (CORE_ADDR, int) override;
67 int insert_watchpoint (CORE_ADDR, int, enum target_hw_bp_type,
68 struct expression *) override;
69 int remove_watchpoint (CORE_ADDR, int, enum target_hw_bp_type,
70 struct expression *) override;
71 bool stopped_by_watchpoint () override;
72 bool stopped_data_address (CORE_ADDR *) override;
73 bool watchpoint_addr_within_range (CORE_ADDR, CORE_ADDR, int) override;
75 int can_do_single_step () override;
77 /* Override the GNU/Linux inferior startup hook. */
78 void post_startup_inferior (ptid_t) override;
80 /* Override the GNU/Linux post attach hook. */
81 void post_attach (int pid) override;
83 /* These three defer to common nat/ code. */
84 void low_new_thread (struct lwp_info *lp) override
85 { aarch64_linux_new_thread (lp); }
86 void low_delete_thread (struct arch_lwp_info *lp) override
87 { aarch64_linux_delete_thread (lp); }
88 void low_prepare_to_resume (struct lwp_info *lp) override
89 { aarch64_linux_prepare_to_resume (lp); }
91 void low_new_fork (struct lwp_info *parent, pid_t child_pid) override;
92 void low_forget_process (pid_t pid) override;
94 /* Add our siginfo layout converter. */
95 bool low_siginfo_fixup (siginfo_t *ptrace, gdb_byte *inf, int direction)
99 static aarch64_linux_nat_target the_aarch64_linux_nat_target;
101 /* Per-process data. We don't bind this to a per-inferior registry
102 because of targets like x86 GNU/Linux that need to keep track of
103 processes that aren't bound to any inferior (e.g., fork children,
106 struct aarch64_process_info
109 struct aarch64_process_info *next;
111 /* The process identifier. */
114 /* Copy of aarch64 hardware debug registers. */
115 struct aarch64_debug_reg_state state;
118 static struct aarch64_process_info *aarch64_process_list = NULL;
120 /* Find process data for process PID. */
122 static struct aarch64_process_info *
123 aarch64_find_process_pid (pid_t pid)
125 struct aarch64_process_info *proc;
127 for (proc = aarch64_process_list; proc; proc = proc->next)
128 if (proc->pid == pid)
134 /* Add process data for process PID. Returns newly allocated info
137 static struct aarch64_process_info *
138 aarch64_add_process (pid_t pid)
140 struct aarch64_process_info *proc;
142 proc = XCNEW (struct aarch64_process_info);
145 proc->next = aarch64_process_list;
146 aarch64_process_list = proc;
151 /* Get data specific info for process PID, creating it if necessary.
152 Never returns NULL. */
154 static struct aarch64_process_info *
155 aarch64_process_info_get (pid_t pid)
157 struct aarch64_process_info *proc;
159 proc = aarch64_find_process_pid (pid);
161 proc = aarch64_add_process (pid);
166 /* Called whenever GDB is no longer debugging process PID. It deletes
167 data structures that keep track of debug register state. */
170 aarch64_linux_nat_target::low_forget_process (pid_t pid)
172 struct aarch64_process_info *proc, **proc_link;
174 proc = aarch64_process_list;
175 proc_link = &aarch64_process_list;
179 if (proc->pid == pid)
181 *proc_link = proc->next;
187 proc_link = &proc->next;
192 /* Get debug registers state for process PID. */
194 struct aarch64_debug_reg_state *
195 aarch64_get_debug_reg_state (pid_t pid)
197 return &aarch64_process_info_get (pid)->state;
200 /* Fill GDB's register array with the general-purpose register values
201 from the current thread. */
204 fetch_gregs_from_thread (struct regcache *regcache)
207 struct gdbarch *gdbarch = regcache->arch ();
211 /* Make sure REGS can hold all registers contents on both aarch64
213 gdb_static_assert (sizeof (regs) >= 18 * 4);
215 tid = regcache->ptid ().lwp ();
217 iovec.iov_base = ®s;
218 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
219 iovec.iov_len = 18 * 4;
221 iovec.iov_len = sizeof (regs);
223 ret = ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iovec);
225 perror_with_name (_("Unable to fetch general registers."));
227 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
228 aarch32_gp_regcache_supply (regcache, (uint32_t *) regs, 1);
233 for (regno = AARCH64_X0_REGNUM; regno <= AARCH64_CPSR_REGNUM; regno++)
234 regcache->raw_supply (regno, ®s[regno - AARCH64_X0_REGNUM]);
238 /* Store to the current thread the valid general-purpose register
239 values in the GDB's register array. */
242 store_gregs_to_thread (const struct regcache *regcache)
247 struct gdbarch *gdbarch = regcache->arch ();
249 /* Make sure REGS can hold all registers contents on both aarch64
251 gdb_static_assert (sizeof (regs) >= 18 * 4);
252 tid = regcache->ptid ().lwp ();
254 iovec.iov_base = ®s;
255 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
256 iovec.iov_len = 18 * 4;
258 iovec.iov_len = sizeof (regs);
260 ret = ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iovec);
262 perror_with_name (_("Unable to fetch general registers."));
264 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
265 aarch32_gp_regcache_collect (regcache, (uint32_t *) regs, 1);
270 for (regno = AARCH64_X0_REGNUM; regno <= AARCH64_CPSR_REGNUM; regno++)
271 if (REG_VALID == regcache->get_register_status (regno))
272 regcache->raw_collect (regno, ®s[regno - AARCH64_X0_REGNUM]);
275 ret = ptrace (PTRACE_SETREGSET, tid, NT_PRSTATUS, &iovec);
277 perror_with_name (_("Unable to store general registers."));
280 /* Fill GDB's register array with the fp/simd register values
281 from the current thread. */
284 fetch_fpregs_from_thread (struct regcache *regcache)
289 struct gdbarch *gdbarch = regcache->arch ();
291 /* Make sure REGS can hold all VFP registers contents on both aarch64
293 gdb_static_assert (sizeof regs >= VFP_REGS_SIZE);
295 tid = regcache->ptid ().lwp ();
297 iovec.iov_base = ®s;
299 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
301 iovec.iov_len = VFP_REGS_SIZE;
303 ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iovec);
305 perror_with_name (_("Unable to fetch VFP registers."));
307 aarch32_vfp_regcache_supply (regcache, (gdb_byte *) ®s, 32);
313 iovec.iov_len = sizeof (regs);
315 ret = ptrace (PTRACE_GETREGSET, tid, NT_FPREGSET, &iovec);
317 perror_with_name (_("Unable to fetch vFP/SIMD registers."));
319 for (regno = AARCH64_V0_REGNUM; regno <= AARCH64_V31_REGNUM; regno++)
320 regcache->raw_supply (regno, ®s.vregs[regno - AARCH64_V0_REGNUM]);
322 regcache->raw_supply (AARCH64_FPSR_REGNUM, ®s.fpsr);
323 regcache->raw_supply (AARCH64_FPCR_REGNUM, ®s.fpcr);
327 /* Store to the current thread the valid fp/simd register
328 values in the GDB's register array. */
331 store_fpregs_to_thread (const struct regcache *regcache)
336 struct gdbarch *gdbarch = regcache->arch ();
338 /* Make sure REGS can hold all VFP registers contents on both aarch64
340 gdb_static_assert (sizeof regs >= VFP_REGS_SIZE);
341 tid = regcache->ptid ().lwp ();
343 iovec.iov_base = ®s;
345 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
347 iovec.iov_len = VFP_REGS_SIZE;
349 ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iovec);
351 perror_with_name (_("Unable to fetch VFP registers."));
353 aarch32_vfp_regcache_collect (regcache, (gdb_byte *) ®s, 32);
359 iovec.iov_len = sizeof (regs);
361 ret = ptrace (PTRACE_GETREGSET, tid, NT_FPREGSET, &iovec);
363 perror_with_name (_("Unable to fetch FP/SIMD registers."));
365 for (regno = AARCH64_V0_REGNUM; regno <= AARCH64_V31_REGNUM; regno++)
366 if (REG_VALID == regcache->get_register_status (regno))
367 regcache->raw_collect
368 (regno, (char *) ®s.vregs[regno - AARCH64_V0_REGNUM]);
370 if (REG_VALID == regcache->get_register_status (AARCH64_FPSR_REGNUM))
371 regcache->raw_collect (AARCH64_FPSR_REGNUM, (char *) ®s.fpsr);
372 if (REG_VALID == regcache->get_register_status (AARCH64_FPCR_REGNUM))
373 regcache->raw_collect (AARCH64_FPCR_REGNUM, (char *) ®s.fpcr);
376 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
378 ret = ptrace (PTRACE_SETREGSET, tid, NT_ARM_VFP, &iovec);
380 perror_with_name (_("Unable to store VFP registers."));
384 ret = ptrace (PTRACE_SETREGSET, tid, NT_FPREGSET, &iovec);
386 perror_with_name (_("Unable to store FP/SIMD registers."));
390 /* Fill GDB's register array with the sve register values
391 from the current thread. */
394 fetch_sveregs_from_thread (struct regcache *regcache)
396 std::unique_ptr<gdb_byte[]> base
397 = aarch64_sve_get_sveregs (regcache->ptid ().lwp ());
398 aarch64_sve_regs_copy_to_reg_buf (regcache, base.get ());
401 /* Store to the current thread the valid sve register
402 values in the GDB's register array. */
405 store_sveregs_to_thread (struct regcache *regcache)
409 int tid = regcache->ptid ().lwp ();
411 /* Obtain a dump of SVE registers from ptrace. */
412 std::unique_ptr<gdb_byte[]> base = aarch64_sve_get_sveregs (tid);
414 /* Overwrite with regcache state. */
415 aarch64_sve_regs_copy_from_reg_buf (regcache, base.get ());
417 /* Write back to the kernel. */
418 iovec.iov_base = base.get ();
419 iovec.iov_len = ((struct user_sve_header *) base.get ())->size;
420 ret = ptrace (PTRACE_SETREGSET, tid, NT_ARM_SVE, &iovec);
423 perror_with_name (_("Unable to store sve registers"));
426 /* Implement the "fetch_registers" target_ops method. */
429 aarch64_linux_nat_target::fetch_registers (struct regcache *regcache,
432 struct gdbarch_tdep *tdep = gdbarch_tdep (regcache->arch ());
436 fetch_gregs_from_thread (regcache);
437 if (tdep->has_sve ())
438 fetch_sveregs_from_thread (regcache);
440 fetch_fpregs_from_thread (regcache);
442 else if (regno < AARCH64_V0_REGNUM)
443 fetch_gregs_from_thread (regcache);
444 else if (tdep->has_sve ())
445 fetch_sveregs_from_thread (regcache);
447 fetch_fpregs_from_thread (regcache);
450 /* Implement the "store_registers" target_ops method. */
453 aarch64_linux_nat_target::store_registers (struct regcache *regcache,
456 struct gdbarch_tdep *tdep = gdbarch_tdep (regcache->arch ());
460 store_gregs_to_thread (regcache);
461 if (tdep->has_sve ())
462 store_sveregs_to_thread (regcache);
464 store_fpregs_to_thread (regcache);
466 else if (regno < AARCH64_V0_REGNUM)
467 store_gregs_to_thread (regcache);
468 else if (tdep->has_sve ())
469 store_sveregs_to_thread (regcache);
471 store_fpregs_to_thread (regcache);
474 /* Fill register REGNO (if it is a general-purpose register) in
475 *GREGSETPS with the value in GDB's register array. If REGNO is -1,
476 do this for all registers. */
479 fill_gregset (const struct regcache *regcache,
480 gdb_gregset_t *gregsetp, int regno)
482 regcache_collect_regset (&aarch64_linux_gregset, regcache,
483 regno, (gdb_byte *) gregsetp,
484 AARCH64_LINUX_SIZEOF_GREGSET);
487 /* Fill GDB's register array with the general-purpose register values
491 supply_gregset (struct regcache *regcache, const gdb_gregset_t *gregsetp)
493 regcache_supply_regset (&aarch64_linux_gregset, regcache, -1,
494 (const gdb_byte *) gregsetp,
495 AARCH64_LINUX_SIZEOF_GREGSET);
498 /* Fill register REGNO (if it is a floating-point register) in
499 *FPREGSETP with the value in GDB's register array. If REGNO is -1,
500 do this for all registers. */
503 fill_fpregset (const struct regcache *regcache,
504 gdb_fpregset_t *fpregsetp, int regno)
506 regcache_collect_regset (&aarch64_linux_fpregset, regcache,
507 regno, (gdb_byte *) fpregsetp,
508 AARCH64_LINUX_SIZEOF_FPREGSET);
511 /* Fill GDB's register array with the floating-point register values
515 supply_fpregset (struct regcache *regcache, const gdb_fpregset_t *fpregsetp)
517 regcache_supply_regset (&aarch64_linux_fpregset, regcache, -1,
518 (const gdb_byte *) fpregsetp,
519 AARCH64_LINUX_SIZEOF_FPREGSET);
522 /* linux_nat_new_fork hook. */
525 aarch64_linux_nat_target::low_new_fork (struct lwp_info *parent,
529 struct aarch64_debug_reg_state *parent_state;
530 struct aarch64_debug_reg_state *child_state;
532 /* NULL means no watchpoint has ever been set in the parent. In
533 that case, there's nothing to do. */
534 if (parent->arch_private == NULL)
537 /* GDB core assumes the child inherits the watchpoints/hw
538 breakpoints of the parent, and will remove them all from the
539 forked off process. Copy the debug registers mirrors into the
540 new process so that all breakpoints and watchpoints can be
543 parent_pid = parent->ptid.pid ();
544 parent_state = aarch64_get_debug_reg_state (parent_pid);
545 child_state = aarch64_get_debug_reg_state (child_pid);
546 *child_state = *parent_state;
550 /* Called by libthread_db. Returns a pointer to the thread local
551 storage (or its descriptor). */
554 ps_get_thread_area (struct ps_prochandle *ph,
555 lwpid_t lwpid, int idx, void **base)
558 = (gdbarch_bfd_arch_info (target_gdbarch ())->bits_per_word == 64);
560 return aarch64_ps_get_thread_area (ph, lwpid, idx, base, is_64bit_p);
564 /* Implement the "post_startup_inferior" target_ops method. */
567 aarch64_linux_nat_target::post_startup_inferior (ptid_t ptid)
569 low_forget_process (ptid.pid ());
570 aarch64_linux_get_debug_reg_capacity (ptid.pid ());
571 linux_nat_target::post_startup_inferior (ptid);
574 /* Implement the "post_attach" target_ops method. */
577 aarch64_linux_nat_target::post_attach (int pid)
579 low_forget_process (pid);
580 /* Set the hardware debug register capacity. If
581 aarch64_linux_get_debug_reg_capacity is not called
582 (as it is in aarch64_linux_child_post_startup_inferior) then
583 software watchpoints will be used instead of hardware
584 watchpoints when attaching to a target. */
585 aarch64_linux_get_debug_reg_capacity (pid);
586 linux_nat_target::post_attach (pid);
589 extern struct target_desc *tdesc_arm_with_neon;
591 /* Implement the "read_description" target_ops method. */
593 const struct target_desc *
594 aarch64_linux_nat_target::read_description ()
597 gdb_byte regbuf[VFP_REGS_SIZE];
600 tid = inferior_ptid.lwp ();
602 iovec.iov_base = regbuf;
603 iovec.iov_len = VFP_REGS_SIZE;
605 ret = ptrace (PTRACE_GETREGSET, tid, NT_ARM_VFP, &iovec);
607 return tdesc_arm_with_neon;
609 return aarch64_read_description (aarch64_sve_get_vq (tid));
612 /* Convert a native/host siginfo object, into/from the siginfo in the
613 layout of the inferiors' architecture. Returns true if any
614 conversion was done; false otherwise. If DIRECTION is 1, then copy
615 from INF to NATIVE. If DIRECTION is 0, copy from NATIVE to
619 aarch64_linux_nat_target::low_siginfo_fixup (siginfo_t *native, gdb_byte *inf,
622 struct gdbarch *gdbarch = get_frame_arch (get_current_frame ());
624 /* Is the inferior 32-bit? If so, then do fixup the siginfo
626 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 32)
629 aarch64_compat_siginfo_from_siginfo ((struct compat_siginfo *) inf,
632 aarch64_siginfo_from_compat_siginfo (native,
633 (struct compat_siginfo *) inf);
641 /* Returns the number of hardware watchpoints of type TYPE that we can
642 set. Value is positive if we can set CNT watchpoints, zero if
643 setting watchpoints of type TYPE is not supported, and negative if
644 CNT is more than the maximum number of watchpoints of type TYPE
645 that we can support. TYPE is one of bp_hardware_watchpoint,
646 bp_read_watchpoint, bp_write_watchpoint, or bp_hardware_breakpoint.
647 CNT is the number of such watchpoints used so far (including this
648 one). OTHERTYPE is non-zero if other types of watchpoints are
649 currently enabled. */
652 aarch64_linux_nat_target::can_use_hw_breakpoint (enum bptype type,
653 int cnt, int othertype)
655 if (type == bp_hardware_watchpoint || type == bp_read_watchpoint
656 || type == bp_access_watchpoint || type == bp_watchpoint)
658 if (aarch64_num_wp_regs == 0)
661 else if (type == bp_hardware_breakpoint)
663 if (aarch64_num_bp_regs == 0)
667 gdb_assert_not_reached ("unexpected breakpoint type");
669 /* We always return 1 here because we don't have enough information
670 about possible overlap of addresses that they want to watch. As an
671 extreme example, consider the case where all the watchpoints watch
672 the same address and the same region length: then we can handle a
673 virtually unlimited number of watchpoints, due to debug register
674 sharing implemented via reference counts. */
678 /* Insert a hardware-assisted breakpoint at BP_TGT->reqstd_address.
679 Return 0 on success, -1 on failure. */
682 aarch64_linux_nat_target::insert_hw_breakpoint (struct gdbarch *gdbarch,
683 struct bp_target_info *bp_tgt)
686 CORE_ADDR addr = bp_tgt->placed_address = bp_tgt->reqstd_address;
688 const enum target_hw_bp_type type = hw_execute;
689 struct aarch64_debug_reg_state *state
690 = aarch64_get_debug_reg_state (inferior_ptid.pid ());
692 gdbarch_breakpoint_from_pc (gdbarch, &addr, &len);
697 "insert_hw_breakpoint on entry (addr=0x%08lx, len=%d))\n",
698 (unsigned long) addr, len);
700 ret = aarch64_handle_breakpoint (type, addr, len, 1 /* is_insert */, state);
704 aarch64_show_debug_reg_state (state,
705 "insert_hw_breakpoint", addr, len, type);
711 /* Remove a hardware-assisted breakpoint at BP_TGT->placed_address.
712 Return 0 on success, -1 on failure. */
715 aarch64_linux_nat_target::remove_hw_breakpoint (struct gdbarch *gdbarch,
716 struct bp_target_info *bp_tgt)
719 CORE_ADDR addr = bp_tgt->placed_address;
721 const enum target_hw_bp_type type = hw_execute;
722 struct aarch64_debug_reg_state *state
723 = aarch64_get_debug_reg_state (inferior_ptid.pid ());
725 gdbarch_breakpoint_from_pc (gdbarch, &addr, &len);
729 (gdb_stdlog, "remove_hw_breakpoint on entry (addr=0x%08lx, len=%d))\n",
730 (unsigned long) addr, len);
732 ret = aarch64_handle_breakpoint (type, addr, len, 0 /* is_insert */, state);
736 aarch64_show_debug_reg_state (state,
737 "remove_hw_watchpoint", addr, len, type);
743 /* Implement the "insert_watchpoint" target_ops method.
745 Insert a watchpoint to watch a memory region which starts at
746 address ADDR and whose length is LEN bytes. Watch memory accesses
747 of the type TYPE. Return 0 on success, -1 on failure. */
750 aarch64_linux_nat_target::insert_watchpoint (CORE_ADDR addr, int len,
751 enum target_hw_bp_type type,
752 struct expression *cond)
755 struct aarch64_debug_reg_state *state
756 = aarch64_get_debug_reg_state (inferior_ptid.pid ());
759 fprintf_unfiltered (gdb_stdlog,
760 "insert_watchpoint on entry (addr=0x%08lx, len=%d)\n",
761 (unsigned long) addr, len);
763 gdb_assert (type != hw_execute);
765 ret = aarch64_handle_watchpoint (type, addr, len, 1 /* is_insert */, state);
769 aarch64_show_debug_reg_state (state,
770 "insert_watchpoint", addr, len, type);
776 /* Implement the "remove_watchpoint" target_ops method.
777 Remove a watchpoint that watched the memory region which starts at
778 address ADDR, whose length is LEN bytes, and for accesses of the
779 type TYPE. Return 0 on success, -1 on failure. */
782 aarch64_linux_nat_target::remove_watchpoint (CORE_ADDR addr, int len,
783 enum target_hw_bp_type type,
784 struct expression *cond)
787 struct aarch64_debug_reg_state *state
788 = aarch64_get_debug_reg_state (inferior_ptid.pid ());
791 fprintf_unfiltered (gdb_stdlog,
792 "remove_watchpoint on entry (addr=0x%08lx, len=%d)\n",
793 (unsigned long) addr, len);
795 gdb_assert (type != hw_execute);
797 ret = aarch64_handle_watchpoint (type, addr, len, 0 /* is_insert */, state);
801 aarch64_show_debug_reg_state (state,
802 "remove_watchpoint", addr, len, type);
808 /* Implement the "region_ok_for_hw_watchpoint" target_ops method. */
811 aarch64_linux_nat_target::region_ok_for_hw_watchpoint (CORE_ADDR addr, int len)
813 return aarch64_linux_region_ok_for_watchpoint (addr, len);
816 /* Implement the "stopped_data_address" target_ops method. */
819 aarch64_linux_nat_target::stopped_data_address (CORE_ADDR *addr_p)
823 struct aarch64_debug_reg_state *state;
825 if (!linux_nat_get_siginfo (inferior_ptid, &siginfo))
828 /* This must be a hardware breakpoint. */
829 if (siginfo.si_signo != SIGTRAP
830 || (siginfo.si_code & 0xffff) != TRAP_HWBKPT)
833 /* Check if the address matches any watched address. */
834 state = aarch64_get_debug_reg_state (inferior_ptid.pid ());
835 for (i = aarch64_num_wp_regs - 1; i >= 0; --i)
837 const unsigned int offset
838 = aarch64_watchpoint_offset (state->dr_ctrl_wp[i]);
839 const unsigned int len = aarch64_watchpoint_length (state->dr_ctrl_wp[i]);
840 const CORE_ADDR addr_trap = (CORE_ADDR) siginfo.si_addr;
841 const CORE_ADDR addr_watch = state->dr_addr_wp[i] + offset;
842 const CORE_ADDR addr_watch_aligned = align_down (state->dr_addr_wp[i], 8);
843 const CORE_ADDR addr_orig = state->dr_addr_orig_wp[i];
845 if (state->dr_ref_count_wp[i]
846 && DR_CONTROL_ENABLED (state->dr_ctrl_wp[i])
847 && addr_trap >= addr_watch_aligned
848 && addr_trap < addr_watch + len)
850 /* ADDR_TRAP reports the first address of the memory range
851 accessed by the CPU, regardless of what was the memory
852 range watched. Thus, a large CPU access that straddles
853 the ADDR_WATCH..ADDR_WATCH+LEN range may result in an
854 ADDR_TRAP that is lower than the
855 ADDR_WATCH..ADDR_WATCH+LEN range. E.g.:
857 addr: | 4 | 5 | 6 | 7 | 8 |
858 |---- range watched ----|
859 |----------- range accessed ------------|
861 In this case, ADDR_TRAP will be 4.
863 To match a watchpoint known to GDB core, we must never
864 report *ADDR_P outside of any ADDR_WATCH..ADDR_WATCH+LEN
865 range. ADDR_WATCH <= ADDR_TRAP < ADDR_ORIG is a false
866 positive on kernels older than 4.10. See PR
876 /* Implement the "stopped_by_watchpoint" target_ops method. */
879 aarch64_linux_nat_target::stopped_by_watchpoint ()
883 return stopped_data_address (&addr);
886 /* Implement the "watchpoint_addr_within_range" target_ops method. */
889 aarch64_linux_nat_target::watchpoint_addr_within_range (CORE_ADDR addr,
890 CORE_ADDR start, int length)
892 return start <= addr && start + length - 1 >= addr;
895 /* Implement the "can_do_single_step" target_ops method. */
898 aarch64_linux_nat_target::can_do_single_step ()
903 /* Define AArch64 maintenance commands. */
906 add_show_debug_regs_command (void)
908 /* A maintenance command to enable printing the internal DRi mirror
910 add_setshow_boolean_cmd ("show-debug-regs", class_maintenance,
911 &show_debug_regs, _("\
912 Set whether to show variables that mirror the AArch64 debug registers."), _("\
913 Show whether to show variables that mirror the AArch64 debug registers."), _("\
914 Use \"on\" to enable, \"off\" to disable.\n\
915 If enabled, the debug registers values are shown when GDB inserts\n\
916 or removes a hardware breakpoint or watchpoint, and when the inferior\n\
917 triggers a breakpoint or watchpoint."),
920 &maintenance_set_cmdlist,
921 &maintenance_show_cmdlist);
925 _initialize_aarch64_linux_nat (void)
927 add_show_debug_regs_command ();
929 /* Register the target. */
930 linux_target = &the_aarch64_linux_nat_target;
931 add_inf_child_target (&the_aarch64_linux_nat_target);