1 /* tc-mips.c -- assemble code for a MIPS chip.
2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001
3 Free Software Foundation, Inc.
4 Contributed by the OSF and Ralph Campbell.
5 Written by Keith Knowles and Ralph Campbell, working independently.
6 Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus
9 This file is part of GAS.
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 2, or (at your option)
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
23 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
29 #include "safe-ctype.h"
38 #include "opcode/mips.h"
42 #define DBG(x) printf x
48 /* Clean up namespace so we can include obj-elf.h too. */
49 static int mips_output_flavor PARAMS ((void));
50 static int mips_output_flavor () { return OUTPUT_FLAVOR; }
51 #undef OBJ_PROCESS_STAB
58 #undef obj_frob_file_after_relocs
59 #undef obj_frob_symbol
61 #undef obj_sec_sym_ok_for_reloc
62 #undef OBJ_COPY_SYMBOL_ATTRIBUTES
65 /* Fix any of them that we actually care about. */
67 #define OUTPUT_FLAVOR mips_output_flavor()
74 #ifndef ECOFF_DEBUGGING
75 #define NO_ECOFF_DEBUGGING
76 #define ECOFF_DEBUGGING 0
81 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
82 static char *mips_regmask_frag;
87 #define PIC_CALL_REG 25
95 #define ILLEGAL_REG (32)
97 /* Allow override of standard little-endian ECOFF format. */
99 #ifndef ECOFF_LITTLE_FORMAT
100 #define ECOFF_LITTLE_FORMAT "ecoff-littlemips"
103 extern int target_big_endian;
105 /* The name of the readonly data section. */
106 #define RDATA_SECTION_NAME (OUTPUT_FLAVOR == bfd_target_aout_flavour \
108 : OUTPUT_FLAVOR == bfd_target_ecoff_flavour \
110 : OUTPUT_FLAVOR == bfd_target_coff_flavour \
112 : OUTPUT_FLAVOR == bfd_target_elf_flavour \
116 /* The ABI to use. */
127 /* MIPS ABI we are using for this output file. */
128 static enum mips_abi_level file_mips_abi = NO_ABI;
130 /* This is the set of options which may be modified by the .set
131 pseudo-op. We use a struct so that .set push and .set pop are more
134 struct mips_set_options
136 /* MIPS ISA (Instruction Set Architecture) level. This is set to -1
137 if it has not been initialized. Changed by `.set mipsN', and the
138 -mipsN command line option, and the default CPU. */
140 /* Enabled Application Specific Extensions (ASEs). These are set to -1
141 if they have not been initialized. Changed by `.set <asename>', by
142 command line options, and based on the default architecture. */
144 /* Whether we are assembling for the mips16 processor. 0 if we are
145 not, 1 if we are, and -1 if the value has not been initialized.
146 Changed by `.set mips16' and `.set nomips16', and the -mips16 and
147 -nomips16 command line options, and the default CPU. */
149 /* Non-zero if we should not reorder instructions. Changed by `.set
150 reorder' and `.set noreorder'. */
152 /* Non-zero if we should not permit the $at ($1) register to be used
153 in instructions. Changed by `.set at' and `.set noat'. */
155 /* Non-zero if we should warn when a macro instruction expands into
156 more than one machine instruction. Changed by `.set nomacro' and
158 int warn_about_macros;
159 /* Non-zero if we should not move instructions. Changed by `.set
160 move', `.set volatile', `.set nomove', and `.set novolatile'. */
162 /* Non-zero if we should not optimize branches by moving the target
163 of the branch into the delay slot. Actually, we don't perform
164 this optimization anyhow. Changed by `.set bopt' and `.set
167 /* Non-zero if we should not autoextend mips16 instructions.
168 Changed by `.set autoextend' and `.set noautoextend'. */
170 /* Restrict general purpose registers and floating point registers
171 to 32 bit. This is initially determined when -mgp32 or -mfp32
172 is passed but can changed if the assembler code uses .set mipsN. */
175 /* The ABI currently in use. This is changed by .set mipsN to loosen
176 restrictions and doesn't affect the whole file. */
177 enum mips_abi_level abi;
180 /* True if -mgp32 was passed. */
181 static int file_mips_gp32 = -1;
183 /* True if -mfp32 was passed. */
184 static int file_mips_fp32 = -1;
186 /* This is the struct we use to hold the current set of options. Note
187 that we must set the isa field to ISA_UNKNOWN and the mips16 field to
188 -1 to indicate that they have not been initialized. */
190 static struct mips_set_options mips_opts =
192 ISA_UNKNOWN, -1, -1, 0, 0, 0, 0, 0, 0, 0, 0, NO_ABI
195 /* These variables are filled in with the masks of registers used.
196 The object format code reads them and puts them in the appropriate
198 unsigned long mips_gprmask;
199 unsigned long mips_cprmask[4];
201 /* MIPS ISA we are using for this output file. */
202 static int file_mips_isa = ISA_UNKNOWN;
204 /* True if -mips3d was passed or implied by arguments passed on the
205 command line (e.g., by -march). */
206 static int file_ase_mips3d;
208 /* The argument of the -mcpu= flag. Historical for code generation. */
209 static int mips_cpu = CPU_UNKNOWN;
211 /* The argument of the -march= flag. The architecture we are assembling. */
212 static int mips_arch = CPU_UNKNOWN;
214 /* The argument of the -mtune= flag. The architecture for which we
216 static int mips_tune = CPU_UNKNOWN;
218 /* Whether we should mark the file EABI64 or EABI32. */
219 static int mips_eabi64 = 0;
221 /* If they asked for mips1 or mips2 and a cpu that is
222 mips3 or greater, then mark the object file 32BITMODE. */
223 static int mips_32bitmode = 0;
225 /* Some ISA's have delay slots for instructions which read or write
226 from a coprocessor (eg. mips1-mips3); some don't (eg mips4).
227 Return true if instructions marked INSN_LOAD_COPROC_DELAY,
228 INSN_COPROC_MOVE_DELAY, or INSN_WRITE_COND_CODE actually have a
229 delay slot in this ISA. The uses of this macro assume that any
230 ISA that has delay slots for one of these, has them for all. They
231 also assume that ISAs which don't have delays for these insns, don't
232 have delays for the INSN_LOAD_MEMORY_DELAY instructions either. */
233 #define ISA_HAS_COPROC_DELAYS(ISA) ( \
235 || (ISA) == ISA_MIPS2 \
236 || (ISA) == ISA_MIPS3 \
239 /* Return true if ISA supports 64 bit gp register instructions. */
240 #define ISA_HAS_64BIT_REGS(ISA) ( \
242 || (ISA) == ISA_MIPS4 \
243 || (ISA) == ISA_MIPS5 \
244 || (ISA) == ISA_MIPS64 \
247 #define HAVE_32BIT_GPRS \
249 || mips_opts.abi == O32_ABI \
250 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
252 #define HAVE_32BIT_FPRS \
254 || mips_opts.abi == O32_ABI \
255 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
257 #define HAVE_64BIT_GPRS (! HAVE_32BIT_GPRS)
258 #define HAVE_64BIT_FPRS (! HAVE_32BIT_FPRS)
260 #define HAVE_NEWABI (mips_opts.abi == N32_ABI || mips_opts.abi == N64_ABI)
262 #define HAVE_64BIT_OBJECTS (mips_opts.abi == N64_ABI)
264 /* We can only have 64bit addresses if the object file format
266 #define HAVE_32BIT_ADDRESSES \
268 || ((bfd_arch_bits_per_address (stdoutput) == 32 \
269 || ! HAVE_64BIT_OBJECTS) \
270 && mips_pic != EMBEDDED_PIC))
272 #define HAVE_64BIT_ADDRESSES (! HAVE_32BIT_ADDRESSES)
274 /* Return true if the given CPU supports the MIPS3D ASE. */
275 #define CPU_HAS_MIPS3D(cpu) ((cpu) == CPU_SB1 \
278 /* Whether the processor uses hardware interlocks to protect
279 reads from the HI and LO registers, and thus does not
280 require nops to be inserted. */
282 #define hilo_interlocks (mips_arch == CPU_R4010 \
283 || mips_arch == CPU_SB1 \
286 /* Whether the processor uses hardware interlocks to protect reads
287 from the GPRs, and thus does not require nops to be inserted. */
288 #define gpr_interlocks \
289 (mips_opts.isa != ISA_MIPS1 \
290 || mips_arch == CPU_R3900)
292 /* As with other "interlocks" this is used by hardware that has FP
293 (co-processor) interlocks. */
294 /* Itbl support may require additional care here. */
295 #define cop_interlocks (mips_arch == CPU_R4300 \
296 || mips_arch == CPU_SB1 \
299 /* Is this a mfhi or mflo instruction? */
300 #define MF_HILO_INSN(PINFO) \
301 ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO))
303 /* MIPS PIC level. */
307 /* Do not generate PIC code. */
310 /* Generate PIC code as in Irix 4. This is not implemented, and I'm
311 not sure what it is supposed to do. */
314 /* Generate PIC code as in the SVR4 MIPS ABI. */
317 /* Generate PIC code without using a global offset table: the data
318 segment has a maximum size of 64K, all data references are off
319 the $gp register, and all text references are PC relative. This
320 is used on some embedded systems. */
324 static enum mips_pic_level mips_pic;
326 /* Warn about all NOPS that the assembler generates. */
327 static int warn_nops = 0;
329 /* 1 if we should generate 32 bit offsets from the GP register in
330 SVR4_PIC mode. Currently has no meaning in other modes. */
331 static int mips_big_got;
333 /* 1 if trap instructions should used for overflow rather than break
335 static int mips_trap;
337 /* 1 if double width floating point constants should not be constructed
338 by assembling two single width halves into two single width floating
339 point registers which just happen to alias the double width destination
340 register. On some architectures this aliasing can be disabled by a bit
341 in the status register, and the setting of this bit cannot be determined
342 automatically at assemble time. */
343 static int mips_disable_float_construction;
345 /* Non-zero if any .set noreorder directives were used. */
347 static int mips_any_noreorder;
349 /* Non-zero if nops should be inserted when the register referenced in
350 an mfhi/mflo instruction is read in the next two instructions. */
351 static int mips_7000_hilo_fix;
353 /* The size of the small data section. */
354 static unsigned int g_switch_value = 8;
355 /* Whether the -G option was used. */
356 static int g_switch_seen = 0;
361 /* If we can determine in advance that GP optimization won't be
362 possible, we can skip the relaxation stuff that tries to produce
363 GP-relative references. This makes delay slot optimization work
366 This function can only provide a guess, but it seems to work for
367 gcc output. It needs to guess right for gcc, otherwise gcc
368 will put what it thinks is a GP-relative instruction in a branch
371 I don't know if a fix is needed for the SVR4_PIC mode. I've only
372 fixed it for the non-PIC mode. KR 95/04/07 */
373 static int nopic_need_relax PARAMS ((symbolS *, int));
375 /* handle of the OPCODE hash table */
376 static struct hash_control *op_hash = NULL;
378 /* The opcode hash table we use for the mips16. */
379 static struct hash_control *mips16_op_hash = NULL;
381 /* This array holds the chars that always start a comment. If the
382 pre-processor is disabled, these aren't very useful */
383 const char comment_chars[] = "#";
385 /* This array holds the chars that only start a comment at the beginning of
386 a line. If the line seems to have the form '# 123 filename'
387 .line and .file directives will appear in the pre-processed output */
388 /* Note that input_file.c hand checks for '#' at the beginning of the
389 first line of the input file. This is because the compiler outputs
390 #NO_APP at the beginning of its output. */
391 /* Also note that C style comments are always supported. */
392 const char line_comment_chars[] = "#";
394 /* This array holds machine specific line separator characters. */
395 const char line_separator_chars[] = ";";
397 /* Chars that can be used to separate mant from exp in floating point nums */
398 const char EXP_CHARS[] = "eE";
400 /* Chars that mean this number is a floating point constant */
403 const char FLT_CHARS[] = "rRsSfFdDxXpP";
405 /* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
406 changed in read.c . Ideally it shouldn't have to know about it at all,
407 but nothing is ideal around here.
410 static char *insn_error;
412 static int auto_align = 1;
414 /* When outputting SVR4 PIC code, the assembler needs to know the
415 offset in the stack frame from which to restore the $gp register.
416 This is set by the .cprestore pseudo-op, and saved in this
418 static offsetT mips_cprestore_offset = -1;
420 /* Similiar for NewABI PIC code, where $gp is callee-saved. NewABI has some
421 more optimizations, it can use a register value instead of a memory-saved
422 offset and even an other register than $gp as global pointer. */
423 static offsetT mips_cpreturn_offset = -1;
424 static int mips_cpreturn_register = -1;
425 static int mips_gp_register = GP;
427 /* Whether mips_cprestore_offset has been set in the current function
428 (or whether it has already been warned about, if not). */
429 static int mips_cprestore_valid = 0;
431 /* This is the register which holds the stack frame, as set by the
432 .frame pseudo-op. This is needed to implement .cprestore. */
433 static int mips_frame_reg = SP;
435 /* Whether mips_frame_reg has been set in the current function
436 (or whether it has already been warned about, if not). */
437 static int mips_frame_reg_valid = 0;
439 /* To output NOP instructions correctly, we need to keep information
440 about the previous two instructions. */
442 /* Whether we are optimizing. The default value of 2 means to remove
443 unneeded NOPs and swap branch instructions when possible. A value
444 of 1 means to not swap branches. A value of 0 means to always
446 static int mips_optimize = 2;
448 /* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is
449 equivalent to seeing no -g option at all. */
450 static int mips_debug = 0;
452 /* The previous instruction. */
453 static struct mips_cl_insn prev_insn;
455 /* The instruction before prev_insn. */
456 static struct mips_cl_insn prev_prev_insn;
458 /* If we don't want information for prev_insn or prev_prev_insn, we
459 point the insn_mo field at this dummy integer. */
460 static const struct mips_opcode dummy_opcode = { NULL, NULL, 0, 0, 0, 0 };
462 /* Non-zero if prev_insn is valid. */
463 static int prev_insn_valid;
465 /* The frag for the previous instruction. */
466 static struct frag *prev_insn_frag;
468 /* The offset into prev_insn_frag for the previous instruction. */
469 static long prev_insn_where;
471 /* The reloc type for the previous instruction, if any. */
472 static bfd_reloc_code_real_type prev_insn_reloc_type[3];
474 /* The reloc for the previous instruction, if any. */
475 static fixS *prev_insn_fixp[3];
477 /* Non-zero if the previous instruction was in a delay slot. */
478 static int prev_insn_is_delay_slot;
480 /* Non-zero if the previous instruction was in a .set noreorder. */
481 static int prev_insn_unreordered;
483 /* Non-zero if the previous instruction uses an extend opcode (if
485 static int prev_insn_extended;
487 /* Non-zero if the previous previous instruction was in a .set
489 static int prev_prev_insn_unreordered;
491 /* If this is set, it points to a frag holding nop instructions which
492 were inserted before the start of a noreorder section. If those
493 nops turn out to be unnecessary, the size of the frag can be
495 static fragS *prev_nop_frag;
497 /* The number of nop instructions we created in prev_nop_frag. */
498 static int prev_nop_frag_holds;
500 /* The number of nop instructions that we know we need in
502 static int prev_nop_frag_required;
504 /* The number of instructions we've seen since prev_nop_frag. */
505 static int prev_nop_frag_since;
507 /* For ECOFF and ELF, relocations against symbols are done in two
508 parts, with a HI relocation and a LO relocation. Each relocation
509 has only 16 bits of space to store an addend. This means that in
510 order for the linker to handle carries correctly, it must be able
511 to locate both the HI and the LO relocation. This means that the
512 relocations must appear in order in the relocation table.
514 In order to implement this, we keep track of each unmatched HI
515 relocation. We then sort them so that they immediately precede the
516 corresponding LO relocation. */
521 struct mips_hi_fixup *next;
524 /* The section this fixup is in. */
528 /* The list of unmatched HI relocs. */
530 static struct mips_hi_fixup *mips_hi_fixup_list;
532 /* Map normal MIPS register numbers to mips16 register numbers. */
534 #define X ILLEGAL_REG
535 static const int mips32_to_16_reg_map[] =
537 X, X, 2, 3, 4, 5, 6, 7,
538 X, X, X, X, X, X, X, X,
539 0, 1, X, X, X, X, X, X,
540 X, X, X, X, X, X, X, X
544 /* Map mips16 register numbers to normal MIPS register numbers. */
546 static const unsigned int mips16_to_32_reg_map[] =
548 16, 17, 2, 3, 4, 5, 6, 7
551 /* Since the MIPS does not have multiple forms of PC relative
552 instructions, we do not have to do relaxing as is done on other
553 platforms. However, we do have to handle GP relative addressing
554 correctly, which turns out to be a similar problem.
556 Every macro that refers to a symbol can occur in (at least) two
557 forms, one with GP relative addressing and one without. For
558 example, loading a global variable into a register generally uses
559 a macro instruction like this:
561 If i can be addressed off the GP register (this is true if it is in
562 the .sbss or .sdata section, or if it is known to be smaller than
563 the -G argument) this will generate the following instruction:
565 This instruction will use a GPREL reloc. If i can not be addressed
566 off the GP register, the following instruction sequence will be used:
569 In this case the first instruction will have a HI16 reloc, and the
570 second reloc will have a LO16 reloc. Both relocs will be against
573 The issue here is that we may not know whether i is GP addressable
574 until after we see the instruction that uses it. Therefore, we
575 want to be able to choose the final instruction sequence only at
576 the end of the assembly. This is similar to the way other
577 platforms choose the size of a PC relative instruction only at the
580 When generating position independent code we do not use GP
581 addressing in quite the same way, but the issue still arises as
582 external symbols and local symbols must be handled differently.
584 We handle these issues by actually generating both possible
585 instruction sequences. The longer one is put in a frag_var with
586 type rs_machine_dependent. We encode what to do with the frag in
587 the subtype field. We encode (1) the number of existing bytes to
588 replace, (2) the number of new bytes to use, (3) the offset from
589 the start of the existing bytes to the first reloc we must generate
590 (that is, the offset is applied from the start of the existing
591 bytes after they are replaced by the new bytes, if any), (4) the
592 offset from the start of the existing bytes to the second reloc,
593 (5) whether a third reloc is needed (the third reloc is always four
594 bytes after the second reloc), and (6) whether to warn if this
595 variant is used (this is sometimes needed if .set nomacro or .set
596 noat is in effect). All these numbers are reasonably small.
598 Generating two instruction sequences must be handled carefully to
599 ensure that delay slots are handled correctly. Fortunately, there
600 are a limited number of cases. When the second instruction
601 sequence is generated, append_insn is directed to maintain the
602 existing delay slot information, so it continues to apply to any
603 code after the second instruction sequence. This means that the
604 second instruction sequence must not impose any requirements not
605 required by the first instruction sequence.
607 These variant frags are then handled in functions called by the
608 machine independent code. md_estimate_size_before_relax returns
609 the final size of the frag. md_convert_frag sets up the final form
610 of the frag. tc_gen_reloc adjust the first reloc and adds a second
612 #define RELAX_ENCODE(old, new, reloc1, reloc2, reloc3, warn) \
616 | (((reloc1) + 64) << 9) \
617 | (((reloc2) + 64) << 2) \
618 | ((reloc3) ? (1 << 1) : 0) \
620 #define RELAX_OLD(i) (((i) >> 23) & 0x7f)
621 #define RELAX_NEW(i) (((i) >> 16) & 0x7f)
622 #define RELAX_RELOC1(i) ((valueT) (((i) >> 9) & 0x7f) - 64)
623 #define RELAX_RELOC2(i) ((valueT) (((i) >> 2) & 0x7f) - 64)
624 #define RELAX_RELOC3(i) (((i) >> 1) & 1)
625 #define RELAX_WARN(i) ((i) & 1)
627 /* For mips16 code, we use an entirely different form of relaxation.
628 mips16 supports two versions of most instructions which take
629 immediate values: a small one which takes some small value, and a
630 larger one which takes a 16 bit value. Since branches also follow
631 this pattern, relaxing these values is required.
633 We can assemble both mips16 and normal MIPS code in a single
634 object. Therefore, we need to support this type of relaxation at
635 the same time that we support the relaxation described above. We
636 use the high bit of the subtype field to distinguish these cases.
638 The information we store for this type of relaxation is the
639 argument code found in the opcode file for this relocation, whether
640 the user explicitly requested a small or extended form, and whether
641 the relocation is in a jump or jal delay slot. That tells us the
642 size of the value, and how it should be stored. We also store
643 whether the fragment is considered to be extended or not. We also
644 store whether this is known to be a branch to a different section,
645 whether we have tried to relax this frag yet, and whether we have
646 ever extended a PC relative fragment because of a shift count. */
647 #define RELAX_MIPS16_ENCODE(type, small, ext, dslot, jal_dslot) \
650 | ((small) ? 0x100 : 0) \
651 | ((ext) ? 0x200 : 0) \
652 | ((dslot) ? 0x400 : 0) \
653 | ((jal_dslot) ? 0x800 : 0))
654 #define RELAX_MIPS16_P(i) (((i) & 0x80000000) != 0)
655 #define RELAX_MIPS16_TYPE(i) ((i) & 0xff)
656 #define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x100) != 0)
657 #define RELAX_MIPS16_USER_EXT(i) (((i) & 0x200) != 0)
658 #define RELAX_MIPS16_DSLOT(i) (((i) & 0x400) != 0)
659 #define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x800) != 0)
660 #define RELAX_MIPS16_EXTENDED(i) (((i) & 0x1000) != 0)
661 #define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x1000)
662 #define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) &~ 0x1000)
663 #define RELAX_MIPS16_LONG_BRANCH(i) (((i) & 0x2000) != 0)
664 #define RELAX_MIPS16_MARK_LONG_BRANCH(i) ((i) | 0x2000)
665 #define RELAX_MIPS16_CLEAR_LONG_BRANCH(i) ((i) &~ 0x2000)
667 /* Prototypes for static functions. */
670 #define internalError() \
671 as_fatal (_("internal Error, line %d, %s"), __LINE__, __FILE__)
673 #define internalError() as_fatal (_("MIPS internal Error"));
676 enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG };
678 static int insn_uses_reg PARAMS ((struct mips_cl_insn *ip,
679 unsigned int reg, enum mips_regclass class));
680 static int reg_needs_delay PARAMS ((unsigned int));
681 static void mips16_mark_labels PARAMS ((void));
682 static void append_insn PARAMS ((char *place,
683 struct mips_cl_insn * ip,
685 bfd_reloc_code_real_type *r,
687 static void mips_no_prev_insn PARAMS ((int));
688 static void mips_emit_delays PARAMS ((boolean));
690 static void macro_build PARAMS ((char *place, int *counter, expressionS * ep,
691 const char *name, const char *fmt,
694 static void macro_build ();
696 static void mips16_macro_build PARAMS ((char *, int *, expressionS *,
697 const char *, const char *,
699 static void macro_build_lui PARAMS ((char *place, int *counter,
700 expressionS * ep, int regnum));
701 static void set_at PARAMS ((int *counter, int reg, int unsignedp));
702 static void check_absolute_expr PARAMS ((struct mips_cl_insn * ip,
704 static void load_register PARAMS ((int *, int, expressionS *, int));
705 static void load_address PARAMS ((int *, int, expressionS *, int, int *));
706 static void move_register PARAMS ((int *, int, int));
707 static void macro PARAMS ((struct mips_cl_insn * ip));
708 static void mips16_macro PARAMS ((struct mips_cl_insn * ip));
709 #ifdef LOSING_COMPILER
710 static void macro2 PARAMS ((struct mips_cl_insn * ip));
712 static void mips_ip PARAMS ((char *str, struct mips_cl_insn * ip));
713 static void mips16_ip PARAMS ((char *str, struct mips_cl_insn * ip));
714 static void mips16_immed PARAMS ((char *, unsigned int, int, offsetT, boolean,
715 boolean, boolean, unsigned long *,
716 boolean *, unsigned short *));
717 static int my_getPercentOp PARAMS ((char **, unsigned int *, int *));
718 static int my_getSmallParser PARAMS ((char **, unsigned int *, int *));
719 static int my_getSmallExpression PARAMS ((expressionS *, char *));
720 static void my_getExpression PARAMS ((expressionS *, char *));
722 static int support_64bit_objects PARAMS((void));
724 static symbolS *get_symbol PARAMS ((void));
725 static void mips_align PARAMS ((int to, int fill, symbolS *label));
726 static void s_align PARAMS ((int));
727 static void s_change_sec PARAMS ((int));
728 static void s_cons PARAMS ((int));
729 static void s_float_cons PARAMS ((int));
730 static void s_mips_globl PARAMS ((int));
731 static void s_option PARAMS ((int));
732 static void s_mipsset PARAMS ((int));
733 static void s_abicalls PARAMS ((int));
734 static void s_cpload PARAMS ((int));
735 static void s_cpsetup PARAMS ((int));
736 static void s_cplocal PARAMS ((int));
737 static void s_cprestore PARAMS ((int));
738 static void s_cpreturn PARAMS ((int));
739 static void s_gpvalue PARAMS ((int));
740 static void s_gpword PARAMS ((int));
741 static void s_cpadd PARAMS ((int));
742 static void s_insn PARAMS ((int));
743 static void md_obj_begin PARAMS ((void));
744 static void md_obj_end PARAMS ((void));
745 static long get_number PARAMS ((void));
746 static void s_mips_ent PARAMS ((int));
747 static void s_mips_end PARAMS ((int));
748 static void s_mips_frame PARAMS ((int));
749 static void s_mips_mask PARAMS ((int));
750 static void s_mips_stab PARAMS ((int));
751 static void s_mips_weakext PARAMS ((int));
752 static void s_file PARAMS ((int));
753 static int mips16_extended_frag PARAMS ((fragS *, asection *, long));
754 static const char *mips_isa_to_str PARAMS ((int));
755 static const char *mips_cpu_to_str PARAMS ((int));
756 static int validate_mips_insn PARAMS ((const struct mips_opcode *));
757 static void show PARAMS ((FILE *, char *, int *, int *));
759 static int mips_need_elf_addend_fixup PARAMS ((fixS *));
762 /* Return values of my_getSmallExpression(). */
769 /* Direct relocation creation by %percent_op(). */
788 /* Table and functions used to map between CPU/ISA names, and
789 ISA levels, and CPU numbers. */
793 const char *name; /* CPU or ISA name. */
794 int is_isa; /* Is this an ISA? (If 0, a CPU.) */
795 int isa; /* ISA level. */
796 int cpu; /* CPU number (default CPU if ISA). */
799 static const struct mips_cpu_info *mips_cpu_info_from_name PARAMS ((const char *));
800 static const struct mips_cpu_info *mips_cpu_info_from_isa PARAMS ((int));
801 static const struct mips_cpu_info *mips_cpu_info_from_cpu PARAMS ((int));
805 The following pseudo-ops from the Kane and Heinrich MIPS book
806 should be defined here, but are currently unsupported: .alias,
807 .galive, .gjaldef, .gjrlive, .livereg, .noalias.
809 The following pseudo-ops from the Kane and Heinrich MIPS book are
810 specific to the type of debugging information being generated, and
811 should be defined by the object format: .aent, .begin, .bend,
812 .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp,
815 The following pseudo-ops from the Kane and Heinrich MIPS book are
816 not MIPS CPU specific, but are also not specific to the object file
817 format. This file is probably the best place to define them, but
818 they are not currently supported: .asm0, .endr, .lab, .repeat,
821 static const pseudo_typeS mips_pseudo_table[] =
823 /* MIPS specific pseudo-ops. */
824 {"option", s_option, 0},
825 {"set", s_mipsset, 0},
826 {"rdata", s_change_sec, 'r'},
827 {"sdata", s_change_sec, 's'},
828 {"livereg", s_ignore, 0},
829 {"abicalls", s_abicalls, 0},
830 {"cpload", s_cpload, 0},
831 {"cpsetup", s_cpsetup, 0},
832 {"cplocal", s_cplocal, 0},
833 {"cprestore", s_cprestore, 0},
834 {"cpreturn", s_cpreturn, 0},
835 {"gpvalue", s_gpvalue, 0},
836 {"gpword", s_gpword, 0},
837 {"cpadd", s_cpadd, 0},
840 /* Relatively generic pseudo-ops that happen to be used on MIPS
842 {"asciiz", stringer, 1},
843 {"bss", s_change_sec, 'b'},
846 {"dword", s_cons, 3},
847 {"weakext", s_mips_weakext, 0},
849 /* These pseudo-ops are defined in read.c, but must be overridden
850 here for one reason or another. */
851 {"align", s_align, 0},
853 {"data", s_change_sec, 'd'},
854 {"double", s_float_cons, 'd'},
855 {"float", s_float_cons, 'f'},
856 {"globl", s_mips_globl, 0},
857 {"global", s_mips_globl, 0},
858 {"hword", s_cons, 1},
863 {"short", s_cons, 1},
864 {"single", s_float_cons, 'f'},
865 {"stabn", s_mips_stab, 'n'},
866 {"text", s_change_sec, 't'},
869 #ifdef MIPS_STABS_ELF
870 { "extern", ecoff_directive_extern, 0},
876 static const pseudo_typeS mips_nonecoff_pseudo_table[] =
878 /* These pseudo-ops should be defined by the object file format.
879 However, a.out doesn't support them, so we have versions here. */
880 {"aent", s_mips_ent, 1},
881 {"bgnb", s_ignore, 0},
882 {"end", s_mips_end, 0},
883 {"endb", s_ignore, 0},
884 {"ent", s_mips_ent, 0},
886 {"fmask", s_mips_mask, 'F'},
887 {"frame", s_mips_frame, 0},
888 {"loc", s_ignore, 0},
889 {"mask", s_mips_mask, 'R'},
890 {"verstamp", s_ignore, 0},
894 extern void pop_insert PARAMS ((const pseudo_typeS *));
899 pop_insert (mips_pseudo_table);
900 if (! ECOFF_DEBUGGING)
901 pop_insert (mips_nonecoff_pseudo_table);
904 /* Symbols labelling the current insn. */
906 struct insn_label_list
908 struct insn_label_list *next;
912 static struct insn_label_list *insn_labels;
913 static struct insn_label_list *free_insn_labels;
915 static void mips_clear_insn_labels PARAMS ((void));
918 mips_clear_insn_labels ()
920 register struct insn_label_list **pl;
922 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
928 static char *expr_end;
930 /* Expressions which appear in instructions. These are set by
933 static expressionS imm_expr;
934 static expressionS offset_expr;
936 /* Relocs associated with imm_expr and offset_expr. */
938 static bfd_reloc_code_real_type imm_reloc[3]
939 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
940 static bfd_reloc_code_real_type offset_reloc[3]
941 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
943 /* This is set by mips_ip if imm_reloc is an unmatched HI16_S reloc. */
945 static boolean imm_unmatched_hi;
947 /* These are set by mips16_ip if an explicit extension is used. */
949 static boolean mips16_small, mips16_ext;
951 #ifdef MIPS_STABS_ELF
952 /* The pdr segment for per procedure frame/regmask info */
958 mips_isa_to_str (isa)
961 const struct mips_cpu_info *ci;
964 ci = mips_cpu_info_from_isa (isa);
968 sprintf (s, "ISA#%d", isa);
973 mips_cpu_to_str (cpu)
976 const struct mips_cpu_info *ci;
979 ci = mips_cpu_info_from_cpu (cpu);
983 sprintf (s, "CPU#%d", cpu);
987 /* The default target format to use. */
990 mips_target_format ()
992 switch (OUTPUT_FLAVOR)
994 case bfd_target_aout_flavour:
995 return target_big_endian ? "a.out-mips-big" : "a.out-mips-little";
996 case bfd_target_ecoff_flavour:
997 return target_big_endian ? "ecoff-bigmips" : ECOFF_LITTLE_FORMAT;
998 case bfd_target_coff_flavour:
1000 case bfd_target_elf_flavour:
1002 /* This is traditional mips */
1003 return (target_big_endian
1004 ? (HAVE_64BIT_OBJECTS ? "elf64-tradbigmips"
1005 : "elf32-tradbigmips")
1006 : (HAVE_64BIT_OBJECTS ? "elf64-tradlittlemips"
1007 : "elf32-tradlittlemips"));
1009 return (target_big_endian
1010 ? (HAVE_64BIT_OBJECTS ? "elf64-bigmips" : "elf32-bigmips")
1011 : (HAVE_64BIT_OBJECTS ? "elf64-littlemips"
1012 : "elf32-littlemips"));
1020 /* This function is called once, at assembler startup time. It should
1021 set up all the tables, etc. that the MD part of the assembler will need. */
1026 register const char *retval = NULL;
1031 int mips_isa_from_cpu;
1032 int target_cpu_had_mips16 = 0;
1033 const struct mips_cpu_info *ci;
1035 /* GP relative stuff not working for PE */
1036 if (strncmp (TARGET_OS, "pe", 2) == 0
1037 && g_switch_value != 0)
1040 as_bad (_("-G not supported in this configuration."));
1045 if (strcmp (cpu + (sizeof TARGET_CPU) - 3, "el") == 0)
1047 a = xmalloc (sizeof TARGET_CPU);
1048 strcpy (a, TARGET_CPU);
1049 a[(sizeof TARGET_CPU) - 3] = '\0';
1053 if (strncmp (cpu, "mips16", sizeof "mips16" - 1) == 0)
1055 target_cpu_had_mips16 = 1;
1056 cpu += sizeof "mips16" - 1;
1059 if (mips_opts.mips16 < 0)
1060 mips_opts.mips16 = target_cpu_had_mips16;
1062 /* Backward compatibility for historic -mcpu= option. Check for
1063 incompatible options, warn if -mcpu is used. */
1064 if (mips_cpu != CPU_UNKNOWN
1065 && mips_arch != CPU_UNKNOWN
1066 && mips_cpu != mips_arch)
1068 as_fatal (_("The -mcpu option can't be used together with -march. "
1069 "Use -mtune instead of -mcpu."));
1072 if (mips_cpu != CPU_UNKNOWN
1073 && mips_tune != CPU_UNKNOWN
1074 && mips_cpu != mips_tune)
1076 as_fatal (_("The -mcpu option can't be used together with -mtune. "
1077 "Use -march instead of -mcpu."));
1081 /* For backward compatibility, let -mipsN set various defaults. */
1082 /* This code should go away, to be replaced with something rather more
1083 draconian. Until GCC 3.1 has been released for some reasonable
1084 amount of time, however, we need to support this. */
1085 if (mips_opts.isa != ISA_UNKNOWN)
1087 /* Translate -mipsN to the appropriate settings of file_mips_gp32
1088 and file_mips_fp32. Tag binaries as using the mipsN ISA. */
1089 if (file_mips_gp32 < 0)
1091 if (ISA_HAS_64BIT_REGS (mips_opts.isa))
1096 if (file_mips_fp32 < 0)
1098 if (ISA_HAS_64BIT_REGS (mips_opts.isa))
1104 ci = mips_cpu_info_from_isa (mips_opts.isa);
1105 assert (ci != NULL);
1106 /* -mipsN has higher priority than -mcpu but lower than -march. */
1107 if (mips_arch == CPU_UNKNOWN)
1108 mips_arch = ci->cpu;
1110 /* Default mips_abi. */
1111 if (mips_opts.abi == NO_ABI)
1113 if (mips_opts.isa == ISA_MIPS1 || mips_opts.isa == ISA_MIPS2)
1114 mips_opts.abi = O32_ABI;
1115 else if (mips_opts.isa == ISA_MIPS3 || mips_opts.isa == ISA_MIPS4)
1116 mips_opts.abi = O64_ABI;
1120 if (mips_arch == CPU_UNKNOWN && mips_cpu != CPU_UNKNOWN)
1122 ci = mips_cpu_info_from_cpu (mips_cpu);
1123 assert (ci != NULL);
1124 mips_arch = ci->cpu;
1125 as_warn (_("The -mcpu option is deprecated. Please use -march and "
1126 "-mtune instead."));
1129 /* Set tune from -mcpu, not from -mipsN. */
1130 if (mips_tune == CPU_UNKNOWN && mips_cpu != CPU_UNKNOWN)
1132 ci = mips_cpu_info_from_cpu (mips_cpu);
1133 assert (ci != NULL);
1134 mips_tune = ci->cpu;
1137 /* At this point, mips_arch will either be CPU_UNKNOWN if no ARCH was
1138 specified on the command line, or some other value if one was.
1139 Similarly, mips_opts.isa will be ISA_UNKNOWN if not specified on
1140 the command line, or will be set otherwise if one was. */
1142 if (mips_arch != CPU_UNKNOWN && mips_opts.isa != ISA_UNKNOWN)
1143 /* Handled above. */;
1145 if (mips_arch == CPU_UNKNOWN && mips_cpu != CPU_UNKNOWN)
1147 ci = mips_cpu_info_from_cpu (mips_cpu);
1148 assert (ci != NULL);
1149 mips_arch = ci->cpu;
1150 as_warn (_("The -mcpu option is deprecated. Please use -march and "
1151 "-mtune instead."));
1154 /* At this point, mips_arch will either be CPU_UNKNOWN if no ARCH was
1155 specified on the command line, or some other value if one was.
1156 Similarly, mips_opts.isa will be ISA_UNKNOWN if not specified on
1157 the command line, or will be set otherwise if one was. */
1159 if (mips_arch != CPU_UNKNOWN && mips_opts.isa != ISA_UNKNOWN)
1161 /* We have to check if the isa is the default isa of arch. Otherwise
1162 we'll get invalid object file headers. */
1163 ci = mips_cpu_info_from_cpu (mips_arch);
1164 assert (ci != NULL);
1165 if (mips_opts.isa != ci->isa)
1167 /* This really should be an error instead of a warning, but old
1168 compilers only have -mcpu which sets both arch and tune. For
1169 now, we discard arch and preserve tune. */
1170 as_warn (_("The -march option is incompatible to -mipsN and "
1171 "therefore ignored."));
1172 if (mips_tune == CPU_UNKNOWN)
1173 mips_tune = mips_arch;
1174 ci = mips_cpu_info_from_isa (mips_opts.isa);
1175 assert (ci != NULL);
1176 mips_arch = ci->cpu;
1180 else if (mips_arch != CPU_UNKNOWN && mips_opts.isa == ISA_UNKNOWN)
1182 /* We have ARCH, we need ISA. */
1183 ci = mips_cpu_info_from_cpu (mips_arch);
1184 assert (ci != NULL);
1185 mips_opts.isa = ci->isa;
1187 else if (mips_arch == CPU_UNKNOWN && mips_opts.isa != ISA_UNKNOWN)
1189 /* We have ISA, we need default ARCH. */
1190 ci = mips_cpu_info_from_isa (mips_opts.isa);
1191 assert (ci != NULL);
1192 mips_arch = ci->cpu;
1196 /* We need to set both ISA and ARCH from target cpu. */
1197 ci = mips_cpu_info_from_name (cpu);
1199 ci = mips_cpu_info_from_cpu (CPU_R3000);
1200 assert (ci != NULL);
1201 mips_opts.isa = ci->isa;
1202 mips_arch = ci->cpu;
1205 if (mips_tune == CPU_UNKNOWN)
1206 mips_tune = mips_arch;
1208 ci = mips_cpu_info_from_cpu (mips_arch);
1209 assert (ci != NULL);
1210 mips_isa_from_cpu = ci->isa;
1212 /* End of TARGET_CPU processing, get rid of malloced memory
1221 if (mips_opts.isa == ISA_MIPS1 && mips_trap)
1222 as_bad (_("trap exception not supported at ISA 1"));
1224 /* Set the EABI kind based on the ISA before the user gets
1225 to change the ISA with directives. This isn't really
1226 the best, but then neither is basing the abi on the isa. */
1227 if (ISA_HAS_64BIT_REGS (mips_opts.isa)
1228 && mips_opts.abi == EABI_ABI)
1231 /* If they asked for mips1 or mips2 and a cpu that is
1232 mips3 or greater, then mark the object file 32BITMODE. */
1233 if (mips_isa_from_cpu != ISA_UNKNOWN
1234 && ! ISA_HAS_64BIT_REGS (mips_opts.isa)
1235 && ISA_HAS_64BIT_REGS (mips_isa_from_cpu))
1238 /* If the selected architecture includes support for ASEs, enable
1239 generation of code for them. */
1240 if (mips_opts.ase_mips3d == -1 && CPU_HAS_MIPS3D (mips_arch))
1241 mips_opts.ase_mips3d = 1;
1243 if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, mips_arch))
1244 as_warn (_("Could not set architecture and machine"));
1246 if (file_mips_gp32 < 0)
1248 if (file_mips_fp32 < 0)
1251 file_mips_isa = mips_opts.isa;
1252 file_mips_abi = mips_opts.abi;
1253 file_ase_mips3d = mips_opts.ase_mips3d;
1254 mips_opts.gp32 = file_mips_gp32;
1255 mips_opts.fp32 = file_mips_fp32;
1257 op_hash = hash_new ();
1259 for (i = 0; i < NUMOPCODES;)
1261 const char *name = mips_opcodes[i].name;
1263 retval = hash_insert (op_hash, name, (PTR) &mips_opcodes[i]);
1266 fprintf (stderr, _("internal error: can't hash `%s': %s\n"),
1267 mips_opcodes[i].name, retval);
1268 /* Probably a memory allocation problem? Give up now. */
1269 as_fatal (_("Broken assembler. No assembly attempted."));
1273 if (mips_opcodes[i].pinfo != INSN_MACRO)
1275 if (!validate_mips_insn (&mips_opcodes[i]))
1280 while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name));
1283 mips16_op_hash = hash_new ();
1286 while (i < bfd_mips16_num_opcodes)
1288 const char *name = mips16_opcodes[i].name;
1290 retval = hash_insert (mips16_op_hash, name, (PTR) &mips16_opcodes[i]);
1292 as_fatal (_("internal: can't hash `%s': %s"),
1293 mips16_opcodes[i].name, retval);
1296 if (mips16_opcodes[i].pinfo != INSN_MACRO
1297 && ((mips16_opcodes[i].match & mips16_opcodes[i].mask)
1298 != mips16_opcodes[i].match))
1300 fprintf (stderr, _("internal error: bad mips16 opcode: %s %s\n"),
1301 mips16_opcodes[i].name, mips16_opcodes[i].args);
1306 while (i < bfd_mips16_num_opcodes
1307 && strcmp (mips16_opcodes[i].name, name) == 0);
1311 as_fatal (_("Broken assembler. No assembly attempted."));
1313 /* We add all the general register names to the symbol table. This
1314 helps us detect invalid uses of them. */
1315 for (i = 0; i < 32; i++)
1319 sprintf (buf, "$%d", i);
1320 symbol_table_insert (symbol_new (buf, reg_section, i,
1321 &zero_address_frag));
1323 symbol_table_insert (symbol_new ("$fp", reg_section, FP,
1324 &zero_address_frag));
1325 symbol_table_insert (symbol_new ("$sp", reg_section, SP,
1326 &zero_address_frag));
1327 symbol_table_insert (symbol_new ("$gp", reg_section, GP,
1328 &zero_address_frag));
1329 symbol_table_insert (symbol_new ("$at", reg_section, AT,
1330 &zero_address_frag));
1331 symbol_table_insert (symbol_new ("$kt0", reg_section, KT0,
1332 &zero_address_frag));
1333 symbol_table_insert (symbol_new ("$kt1", reg_section, KT1,
1334 &zero_address_frag));
1335 symbol_table_insert (symbol_new ("$pc", reg_section, -1,
1336 &zero_address_frag));
1338 mips_no_prev_insn (false);
1341 mips_cprmask[0] = 0;
1342 mips_cprmask[1] = 0;
1343 mips_cprmask[2] = 0;
1344 mips_cprmask[3] = 0;
1346 /* set the default alignment for the text section (2**2) */
1347 record_alignment (text_section, 2);
1349 if (USE_GLOBAL_POINTER_OPT)
1350 bfd_set_gp_size (stdoutput, g_switch_value);
1352 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1354 /* On a native system, sections must be aligned to 16 byte
1355 boundaries. When configured for an embedded ELF target, we
1357 if (strcmp (TARGET_OS, "elf") != 0)
1359 (void) bfd_set_section_alignment (stdoutput, text_section, 4);
1360 (void) bfd_set_section_alignment (stdoutput, data_section, 4);
1361 (void) bfd_set_section_alignment (stdoutput, bss_section, 4);
1364 /* Create a .reginfo section for register masks and a .mdebug
1365 section for debugging information. */
1373 subseg = now_subseg;
1375 /* The ABI says this section should be loaded so that the
1376 running program can access it. However, we don't load it
1377 if we are configured for an embedded target */
1378 flags = SEC_READONLY | SEC_DATA;
1379 if (strcmp (TARGET_OS, "elf") != 0)
1380 flags |= SEC_ALLOC | SEC_LOAD;
1384 sec = subseg_new (".reginfo", (subsegT) 0);
1386 (void) bfd_set_section_flags (stdoutput, sec, flags);
1387 (void) bfd_set_section_alignment (stdoutput, sec, 2);
1390 mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo));
1395 /* The 64-bit ABI uses a .MIPS.options section rather than
1396 .reginfo section. */
1397 sec = subseg_new (".MIPS.options", (subsegT) 0);
1398 (void) bfd_set_section_flags (stdoutput, sec, flags);
1399 (void) bfd_set_section_alignment (stdoutput, sec, 3);
1402 /* Set up the option header. */
1404 Elf_Internal_Options opthdr;
1407 opthdr.kind = ODK_REGINFO;
1408 opthdr.size = (sizeof (Elf_External_Options)
1409 + sizeof (Elf64_External_RegInfo));
1412 f = frag_more (sizeof (Elf_External_Options));
1413 bfd_mips_elf_swap_options_out (stdoutput, &opthdr,
1414 (Elf_External_Options *) f);
1416 mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo));
1421 if (ECOFF_DEBUGGING)
1423 sec = subseg_new (".mdebug", (subsegT) 0);
1424 (void) bfd_set_section_flags (stdoutput, sec,
1425 SEC_HAS_CONTENTS | SEC_READONLY);
1426 (void) bfd_set_section_alignment (stdoutput, sec, 2);
1429 #ifdef MIPS_STABS_ELF
1430 pdr_seg = subseg_new (".pdr", (subsegT) 0);
1431 (void) bfd_set_section_flags (stdoutput, pdr_seg,
1432 SEC_READONLY | SEC_RELOC | SEC_DEBUGGING);
1433 (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2);
1436 subseg_set (seg, subseg);
1440 if (! ECOFF_DEBUGGING)
1447 if (! ECOFF_DEBUGGING)
1455 struct mips_cl_insn insn;
1456 bfd_reloc_code_real_type unused_reloc[3]
1457 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
1459 imm_expr.X_op = O_absent;
1460 imm_unmatched_hi = false;
1461 offset_expr.X_op = O_absent;
1462 imm_reloc[0] = BFD_RELOC_UNUSED;
1463 imm_reloc[1] = BFD_RELOC_UNUSED;
1464 imm_reloc[2] = BFD_RELOC_UNUSED;
1465 offset_reloc[0] = BFD_RELOC_UNUSED;
1466 offset_reloc[1] = BFD_RELOC_UNUSED;
1467 offset_reloc[2] = BFD_RELOC_UNUSED;
1469 if (mips_opts.mips16)
1470 mips16_ip (str, &insn);
1473 mips_ip (str, &insn);
1474 DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"),
1475 str, insn.insn_opcode));
1480 as_bad ("%s `%s'", insn_error, str);
1484 if (insn.insn_mo->pinfo == INSN_MACRO)
1486 if (mips_opts.mips16)
1487 mips16_macro (&insn);
1493 if (imm_expr.X_op != O_absent)
1494 append_insn (NULL, &insn, &imm_expr, imm_reloc, imm_unmatched_hi);
1495 else if (offset_expr.X_op != O_absent)
1496 append_insn (NULL, &insn, &offset_expr, offset_reloc, false);
1498 append_insn (NULL, &insn, NULL, unused_reloc, false);
1502 /* See whether instruction IP reads register REG. CLASS is the type
1506 insn_uses_reg (ip, reg, class)
1507 struct mips_cl_insn *ip;
1509 enum mips_regclass class;
1511 if (class == MIPS16_REG)
1513 assert (mips_opts.mips16);
1514 reg = mips16_to_32_reg_map[reg];
1515 class = MIPS_GR_REG;
1518 /* Don't report on general register 0, since it never changes. */
1519 if (class == MIPS_GR_REG && reg == 0)
1522 if (class == MIPS_FP_REG)
1524 assert (! mips_opts.mips16);
1525 /* If we are called with either $f0 or $f1, we must check $f0.
1526 This is not optimal, because it will introduce an unnecessary
1527 NOP between "lwc1 $f0" and "swc1 $f1". To fix this we would
1528 need to distinguish reading both $f0 and $f1 or just one of
1529 them. Note that we don't have to check the other way,
1530 because there is no instruction that sets both $f0 and $f1
1531 and requires a delay. */
1532 if ((ip->insn_mo->pinfo & INSN_READ_FPR_S)
1533 && ((((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS) &~(unsigned)1)
1534 == (reg &~ (unsigned) 1)))
1536 if ((ip->insn_mo->pinfo & INSN_READ_FPR_T)
1537 && ((((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT) &~(unsigned)1)
1538 == (reg &~ (unsigned) 1)))
1541 else if (! mips_opts.mips16)
1543 if ((ip->insn_mo->pinfo & INSN_READ_GPR_S)
1544 && ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS) == reg)
1546 if ((ip->insn_mo->pinfo & INSN_READ_GPR_T)
1547 && ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT) == reg)
1552 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_X)
1553 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RX)
1554 & MIPS16OP_MASK_RX)]
1557 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Y)
1558 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RY)
1559 & MIPS16OP_MASK_RY)]
1562 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Z)
1563 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z)
1564 & MIPS16OP_MASK_MOVE32Z)]
1567 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_T) && reg == TREG)
1569 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_SP) && reg == SP)
1571 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_31) && reg == RA)
1573 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_GPR_X)
1574 && ((ip->insn_opcode >> MIPS16OP_SH_REGR32)
1575 & MIPS16OP_MASK_REGR32) == reg)
1582 /* This function returns true if modifying a register requires a
1586 reg_needs_delay (reg)
1589 unsigned long prev_pinfo;
1591 prev_pinfo = prev_insn.insn_mo->pinfo;
1592 if (! mips_opts.noreorder
1593 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
1594 && ((prev_pinfo & INSN_LOAD_COPROC_DELAY)
1595 || (! gpr_interlocks
1596 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))))
1598 /* A load from a coprocessor or from memory. All load
1599 delays delay the use of general register rt for one
1600 instruction on the r3000. The r6000 and r4000 use
1602 /* Itbl support may require additional care here. */
1603 know (prev_pinfo & INSN_WRITE_GPR_T);
1604 if (reg == ((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT))
1611 /* Mark instruction labels in mips16 mode. This permits the linker to
1612 handle them specially, such as generating jalx instructions when
1613 needed. We also make them odd for the duration of the assembly, in
1614 order to generate the right sort of code. We will make them even
1615 in the adjust_symtab routine, while leaving them marked. This is
1616 convenient for the debugger and the disassembler. The linker knows
1617 to make them odd again. */
1620 mips16_mark_labels ()
1622 if (mips_opts.mips16)
1624 struct insn_label_list *l;
1627 for (l = insn_labels; l != NULL; l = l->next)
1630 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1631 S_SET_OTHER (l->label, STO_MIPS16);
1633 val = S_GET_VALUE (l->label);
1635 S_SET_VALUE (l->label, val + 1);
1640 /* Output an instruction. PLACE is where to put the instruction; if
1641 it is NULL, this uses frag_more to get room. IP is the instruction
1642 information. ADDRESS_EXPR is an operand of the instruction to be
1643 used with RELOC_TYPE. */
1646 append_insn (place, ip, address_expr, reloc_type, unmatched_hi)
1648 struct mips_cl_insn *ip;
1649 expressionS *address_expr;
1650 bfd_reloc_code_real_type *reloc_type;
1651 boolean unmatched_hi;
1653 register unsigned long prev_pinfo, pinfo;
1658 /* Mark instruction labels in mips16 mode. */
1659 if (mips_opts.mips16)
1660 mips16_mark_labels ();
1662 prev_pinfo = prev_insn.insn_mo->pinfo;
1663 pinfo = ip->insn_mo->pinfo;
1665 if (place == NULL && (! mips_opts.noreorder || prev_nop_frag != NULL))
1669 /* If the previous insn required any delay slots, see if we need
1670 to insert a NOP or two. There are eight kinds of possible
1671 hazards, of which an instruction can have at most one type.
1672 (1) a load from memory delay
1673 (2) a load from a coprocessor delay
1674 (3) an unconditional branch delay
1675 (4) a conditional branch delay
1676 (5) a move to coprocessor register delay
1677 (6) a load coprocessor register from memory delay
1678 (7) a coprocessor condition code delay
1679 (8) a HI/LO special register delay
1681 There are a lot of optimizations we could do that we don't.
1682 In particular, we do not, in general, reorder instructions.
1683 If you use gcc with optimization, it will reorder
1684 instructions and generally do much more optimization then we
1685 do here; repeating all that work in the assembler would only
1686 benefit hand written assembly code, and does not seem worth
1689 /* This is how a NOP is emitted. */
1690 #define emit_nop() \
1692 ? md_number_to_chars (frag_more (2), 0x6500, 2) \
1693 : md_number_to_chars (frag_more (4), 0, 4))
1695 /* The previous insn might require a delay slot, depending upon
1696 the contents of the current insn. */
1697 if (! mips_opts.mips16
1698 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
1699 && (((prev_pinfo & INSN_LOAD_COPROC_DELAY)
1700 && ! cop_interlocks)
1701 || (! gpr_interlocks
1702 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))))
1704 /* A load from a coprocessor or from memory. All load
1705 delays delay the use of general register rt for one
1706 instruction on the r3000. The r6000 and r4000 use
1708 /* Itbl support may require additional care here. */
1709 know (prev_pinfo & INSN_WRITE_GPR_T);
1710 if (mips_optimize == 0
1711 || insn_uses_reg (ip,
1712 ((prev_insn.insn_opcode >> OP_SH_RT)
1717 else if (! mips_opts.mips16
1718 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
1719 && (((prev_pinfo & INSN_COPROC_MOVE_DELAY)
1720 && ! cop_interlocks)
1721 || (mips_opts.isa == ISA_MIPS1
1722 && (prev_pinfo & INSN_COPROC_MEMORY_DELAY))))
1724 /* A generic coprocessor delay. The previous instruction
1725 modified a coprocessor general or control register. If
1726 it modified a control register, we need to avoid any
1727 coprocessor instruction (this is probably not always
1728 required, but it sometimes is). If it modified a general
1729 register, we avoid using that register.
1731 On the r6000 and r4000 loading a coprocessor register
1732 from memory is interlocked, and does not require a delay.
1734 This case is not handled very well. There is no special
1735 knowledge of CP0 handling, and the coprocessors other
1736 than the floating point unit are not distinguished at
1738 /* Itbl support may require additional care here. FIXME!
1739 Need to modify this to include knowledge about
1740 user specified delays! */
1741 if (prev_pinfo & INSN_WRITE_FPR_T)
1743 if (mips_optimize == 0
1744 || insn_uses_reg (ip,
1745 ((prev_insn.insn_opcode >> OP_SH_FT)
1750 else if (prev_pinfo & INSN_WRITE_FPR_S)
1752 if (mips_optimize == 0
1753 || insn_uses_reg (ip,
1754 ((prev_insn.insn_opcode >> OP_SH_FS)
1761 /* We don't know exactly what the previous instruction
1762 does. If the current instruction uses a coprocessor
1763 register, we must insert a NOP. If previous
1764 instruction may set the condition codes, and the
1765 current instruction uses them, we must insert two
1767 /* Itbl support may require additional care here. */
1768 if (mips_optimize == 0
1769 || ((prev_pinfo & INSN_WRITE_COND_CODE)
1770 && (pinfo & INSN_READ_COND_CODE)))
1772 else if (pinfo & INSN_COP)
1776 else if (! mips_opts.mips16
1777 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
1778 && (prev_pinfo & INSN_WRITE_COND_CODE)
1779 && ! cop_interlocks)
1781 /* The previous instruction sets the coprocessor condition
1782 codes, but does not require a general coprocessor delay
1783 (this means it is a floating point comparison
1784 instruction). If this instruction uses the condition
1785 codes, we need to insert a single NOP. */
1786 /* Itbl support may require additional care here. */
1787 if (mips_optimize == 0
1788 || (pinfo & INSN_READ_COND_CODE))
1792 /* If we're fixing up mfhi/mflo for the r7000 and the
1793 previous insn was an mfhi/mflo and the current insn
1794 reads the register that the mfhi/mflo wrote to, then
1797 else if (mips_7000_hilo_fix
1798 && MF_HILO_INSN (prev_pinfo)
1799 && insn_uses_reg (ip, ((prev_insn.insn_opcode >> OP_SH_RD)
1806 /* If we're fixing up mfhi/mflo for the r7000 and the
1807 2nd previous insn was an mfhi/mflo and the current insn
1808 reads the register that the mfhi/mflo wrote to, then
1811 else if (mips_7000_hilo_fix
1812 && MF_HILO_INSN (prev_prev_insn.insn_opcode)
1813 && insn_uses_reg (ip, ((prev_prev_insn.insn_opcode >> OP_SH_RD)
1821 else if (prev_pinfo & INSN_READ_LO)
1823 /* The previous instruction reads the LO register; if the
1824 current instruction writes to the LO register, we must
1825 insert two NOPS. Some newer processors have interlocks.
1826 Also the tx39's multiply instructions can be exectuted
1827 immediatly after a read from HI/LO (without the delay),
1828 though the tx39's divide insns still do require the
1830 if (! (hilo_interlocks
1831 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
1832 && (mips_optimize == 0
1833 || (pinfo & INSN_WRITE_LO)))
1835 /* Most mips16 branch insns don't have a delay slot.
1836 If a read from LO is immediately followed by a branch
1837 to a write to LO we have a read followed by a write
1838 less than 2 insns away. We assume the target of
1839 a branch might be a write to LO, and insert a nop
1840 between a read and an immediately following branch. */
1841 else if (mips_opts.mips16
1842 && (mips_optimize == 0
1843 || (pinfo & MIPS16_INSN_BRANCH)))
1846 else if (prev_insn.insn_mo->pinfo & INSN_READ_HI)
1848 /* The previous instruction reads the HI register; if the
1849 current instruction writes to the HI register, we must
1850 insert a NOP. Some newer processors have interlocks.
1851 Also the note tx39's multiply above. */
1852 if (! (hilo_interlocks
1853 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
1854 && (mips_optimize == 0
1855 || (pinfo & INSN_WRITE_HI)))
1857 /* Most mips16 branch insns don't have a delay slot.
1858 If a read from HI is immediately followed by a branch
1859 to a write to HI we have a read followed by a write
1860 less than 2 insns away. We assume the target of
1861 a branch might be a write to HI, and insert a nop
1862 between a read and an immediately following branch. */
1863 else if (mips_opts.mips16
1864 && (mips_optimize == 0
1865 || (pinfo & MIPS16_INSN_BRANCH)))
1869 /* If the previous instruction was in a noreorder section, then
1870 we don't want to insert the nop after all. */
1871 /* Itbl support may require additional care here. */
1872 if (prev_insn_unreordered)
1875 /* There are two cases which require two intervening
1876 instructions: 1) setting the condition codes using a move to
1877 coprocessor instruction which requires a general coprocessor
1878 delay and then reading the condition codes 2) reading the HI
1879 or LO register and then writing to it (except on processors
1880 which have interlocks). If we are not already emitting a NOP
1881 instruction, we must check for these cases compared to the
1882 instruction previous to the previous instruction. */
1883 if ((! mips_opts.mips16
1884 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
1885 && (prev_prev_insn.insn_mo->pinfo & INSN_COPROC_MOVE_DELAY)
1886 && (prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE)
1887 && (pinfo & INSN_READ_COND_CODE)
1888 && ! cop_interlocks)
1889 || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_LO)
1890 && (pinfo & INSN_WRITE_LO)
1891 && ! (hilo_interlocks
1892 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))))
1893 || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI)
1894 && (pinfo & INSN_WRITE_HI)
1895 && ! (hilo_interlocks
1896 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))))
1901 if (prev_prev_insn_unreordered)
1904 if (prev_prev_nop && nops == 0)
1907 /* If we are being given a nop instruction, don't bother with
1908 one of the nops we would otherwise output. This will only
1909 happen when a nop instruction is used with mips_optimize set
1912 && ! mips_opts.noreorder
1913 && ip->insn_opcode == (unsigned) (mips_opts.mips16 ? 0x6500 : 0))
1916 /* Now emit the right number of NOP instructions. */
1917 if (nops > 0 && ! mips_opts.noreorder)
1920 unsigned long old_frag_offset;
1922 struct insn_label_list *l;
1924 old_frag = frag_now;
1925 old_frag_offset = frag_now_fix ();
1927 for (i = 0; i < nops; i++)
1932 listing_prev_line ();
1933 /* We may be at the start of a variant frag. In case we
1934 are, make sure there is enough space for the frag
1935 after the frags created by listing_prev_line. The
1936 argument to frag_grow here must be at least as large
1937 as the argument to all other calls to frag_grow in
1938 this file. We don't have to worry about being in the
1939 middle of a variant frag, because the variants insert
1940 all needed nop instructions themselves. */
1944 for (l = insn_labels; l != NULL; l = l->next)
1948 assert (S_GET_SEGMENT (l->label) == now_seg);
1949 symbol_set_frag (l->label, frag_now);
1950 val = (valueT) frag_now_fix ();
1951 /* mips16 text labels are stored as odd. */
1952 if (mips_opts.mips16)
1954 S_SET_VALUE (l->label, val);
1957 #ifndef NO_ECOFF_DEBUGGING
1958 if (ECOFF_DEBUGGING)
1959 ecoff_fix_loc (old_frag, old_frag_offset);
1962 else if (prev_nop_frag != NULL)
1964 /* We have a frag holding nops we may be able to remove. If
1965 we don't need any nops, we can decrease the size of
1966 prev_nop_frag by the size of one instruction. If we do
1967 need some nops, we count them in prev_nops_required. */
1968 if (prev_nop_frag_since == 0)
1972 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
1973 --prev_nop_frag_holds;
1976 prev_nop_frag_required += nops;
1980 if (prev_prev_nop == 0)
1982 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
1983 --prev_nop_frag_holds;
1986 ++prev_nop_frag_required;
1989 if (prev_nop_frag_holds <= prev_nop_frag_required)
1990 prev_nop_frag = NULL;
1992 ++prev_nop_frag_since;
1994 /* Sanity check: by the time we reach the second instruction
1995 after prev_nop_frag, we should have used up all the nops
1996 one way or another. */
1997 assert (prev_nop_frag_since <= 1 || prev_nop_frag == NULL);
2001 if (*reloc_type > BFD_RELOC_UNUSED)
2003 /* We need to set up a variant frag. */
2004 assert (mips_opts.mips16 && address_expr != NULL);
2005 f = frag_var (rs_machine_dependent, 4, 0,
2006 RELAX_MIPS16_ENCODE (*reloc_type - BFD_RELOC_UNUSED,
2007 mips16_small, mips16_ext,
2009 & INSN_UNCOND_BRANCH_DELAY),
2010 (*prev_insn_reloc_type
2011 == BFD_RELOC_MIPS16_JMP)),
2012 make_expr_symbol (address_expr), 0, NULL);
2014 else if (place != NULL)
2016 else if (mips_opts.mips16
2018 && *reloc_type != BFD_RELOC_MIPS16_JMP)
2020 /* Make sure there is enough room to swap this instruction with
2021 a following jump instruction. */
2027 if (mips_opts.mips16
2028 && mips_opts.noreorder
2029 && (prev_pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
2030 as_warn (_("extended instruction in delay slot"));
2035 fixp[0] = fixp[1] = fixp[2] = NULL;
2036 if (address_expr != NULL && *reloc_type < BFD_RELOC_UNUSED)
2038 if (address_expr->X_op == O_constant)
2042 switch (*reloc_type)
2045 ip->insn_opcode |= address_expr->X_add_number;
2048 case BFD_RELOC_MIPS_HIGHEST:
2049 tmp = (address_expr->X_add_number + 0x800080008000) >> 16;
2051 ip->insn_opcode |= (tmp >> 16) & 0xffff;
2054 case BFD_RELOC_MIPS_HIGHER:
2055 tmp = (address_expr->X_add_number + 0x80008000) >> 16;
2056 ip->insn_opcode |= (tmp >> 16) & 0xffff;
2059 case BFD_RELOC_HI16_S:
2060 ip->insn_opcode |= ((address_expr->X_add_number + 0x8000)
2064 case BFD_RELOC_HI16:
2065 ip->insn_opcode |= (address_expr->X_add_number >> 16) & 0xffff;
2068 case BFD_RELOC_LO16:
2069 ip->insn_opcode |= address_expr->X_add_number & 0xffff;
2072 case BFD_RELOC_MIPS_JMP:
2073 if ((address_expr->X_add_number & 3) != 0)
2074 as_bad (_("jump to misaligned address (0x%lx)"),
2075 (unsigned long) address_expr->X_add_number);
2076 if (address_expr->X_add_number & ~0xfffffff
2077 || address_expr->X_add_number > 0x7fffffc)
2078 as_bad (_("jump address range overflow (0x%lx)"),
2079 (unsigned long) address_expr->X_add_number);
2080 ip->insn_opcode |= (address_expr->X_add_number >> 2) & 0x3ffffff;
2083 case BFD_RELOC_MIPS16_JMP:
2084 if ((address_expr->X_add_number & 3) != 0)
2085 as_bad (_("jump to misaligned address (0x%lx)"),
2086 (unsigned long) address_expr->X_add_number);
2087 if (address_expr->X_add_number & ~0xfffffff
2088 || address_expr->X_add_number > 0x7fffffc)
2089 as_bad (_("jump address range overflow (0x%lx)"),
2090 (unsigned long) address_expr->X_add_number);
2092 (((address_expr->X_add_number & 0x7c0000) << 3)
2093 | ((address_expr->X_add_number & 0xf800000) >> 7)
2094 | ((address_expr->X_add_number & 0x3fffc) >> 2));
2097 case BFD_RELOC_16_PCREL:
2098 ip->insn_opcode |= address_expr->X_add_number & 0xffff;
2101 case BFD_RELOC_16_PCREL_S2:
2111 /* Don't generate a reloc if we are writing into a variant frag. */
2114 fixp[0] = fix_new_exp (frag_now, f - frag_now->fr_literal, 4,
2116 (*reloc_type == BFD_RELOC_16_PCREL
2117 || *reloc_type == BFD_RELOC_16_PCREL_S2),
2120 /* These relocations can have an addend that won't fit in
2121 4 octets for 64bit assembly. */
2122 if (HAVE_64BIT_GPRS &&
2123 (*reloc_type == BFD_RELOC_16
2124 || *reloc_type == BFD_RELOC_32
2125 || *reloc_type == BFD_RELOC_MIPS_JMP
2126 || *reloc_type == BFD_RELOC_HI16_S
2127 || *reloc_type == BFD_RELOC_LO16
2128 || *reloc_type == BFD_RELOC_GPREL16
2129 || *reloc_type == BFD_RELOC_MIPS_LITERAL
2130 || *reloc_type == BFD_RELOC_GPREL32
2131 || *reloc_type == BFD_RELOC_64
2132 || *reloc_type == BFD_RELOC_CTOR
2133 || *reloc_type == BFD_RELOC_MIPS_SUB
2134 || *reloc_type == BFD_RELOC_MIPS_HIGHEST
2135 || *reloc_type == BFD_RELOC_MIPS_HIGHER
2136 || *reloc_type == BFD_RELOC_MIPS_SCN_DISP
2137 || *reloc_type == BFD_RELOC_MIPS_REL16
2138 || *reloc_type == BFD_RELOC_MIPS_RELGOT))
2139 fixp[0]->fx_no_overflow = 1;
2143 struct mips_hi_fixup *hi_fixup;
2145 assert (*reloc_type == BFD_RELOC_HI16_S);
2146 hi_fixup = ((struct mips_hi_fixup *)
2147 xmalloc (sizeof (struct mips_hi_fixup)));
2148 hi_fixup->fixp = fixp[0];
2149 hi_fixup->seg = now_seg;
2150 hi_fixup->next = mips_hi_fixup_list;
2151 mips_hi_fixup_list = hi_fixup;
2154 if (reloc_type[1] != BFD_RELOC_UNUSED)
2156 /* FIXME: This symbol can be one of
2157 RSS_UNDEF, RSS_GP, RSS_GP0, RSS_LOC. */
2158 address_expr->X_op = O_absent;
2159 address_expr->X_add_symbol = 0;
2160 address_expr->X_add_number = 0;
2162 fixp[1] = fix_new_exp (frag_now, f - frag_now->fr_literal,
2163 4, address_expr, false,
2166 /* These relocations can have an addend that won't fit in
2167 4 octets for 64bit assembly. */
2168 if (HAVE_64BIT_GPRS &&
2169 (*reloc_type == BFD_RELOC_16
2170 || *reloc_type == BFD_RELOC_32
2171 || *reloc_type == BFD_RELOC_MIPS_JMP
2172 || *reloc_type == BFD_RELOC_HI16_S
2173 || *reloc_type == BFD_RELOC_LO16
2174 || *reloc_type == BFD_RELOC_GPREL16
2175 || *reloc_type == BFD_RELOC_MIPS_LITERAL
2176 || *reloc_type == BFD_RELOC_GPREL32
2177 || *reloc_type == BFD_RELOC_64
2178 || *reloc_type == BFD_RELOC_CTOR
2179 || *reloc_type == BFD_RELOC_MIPS_SUB
2180 || *reloc_type == BFD_RELOC_MIPS_HIGHEST
2181 || *reloc_type == BFD_RELOC_MIPS_HIGHER
2182 || *reloc_type == BFD_RELOC_MIPS_SCN_DISP
2183 || *reloc_type == BFD_RELOC_MIPS_REL16
2184 || *reloc_type == BFD_RELOC_MIPS_RELGOT))
2185 fixp[1]->fx_no_overflow = 1;
2187 if (reloc_type[2] != BFD_RELOC_UNUSED)
2189 address_expr->X_op = O_absent;
2190 address_expr->X_add_symbol = 0;
2191 address_expr->X_add_number = 0;
2193 fixp[2] = fix_new_exp (frag_now,
2194 f - frag_now->fr_literal, 4,
2195 address_expr, false,
2198 /* These relocations can have an addend that won't fit in
2199 4 octets for 64bit assembly. */
2200 if (HAVE_64BIT_GPRS &&
2201 (*reloc_type == BFD_RELOC_16
2202 || *reloc_type == BFD_RELOC_32
2203 || *reloc_type == BFD_RELOC_MIPS_JMP
2204 || *reloc_type == BFD_RELOC_HI16_S
2205 || *reloc_type == BFD_RELOC_LO16
2206 || *reloc_type == BFD_RELOC_GPREL16
2207 || *reloc_type == BFD_RELOC_MIPS_LITERAL
2208 || *reloc_type == BFD_RELOC_GPREL32
2209 || *reloc_type == BFD_RELOC_64
2210 || *reloc_type == BFD_RELOC_CTOR
2211 || *reloc_type == BFD_RELOC_MIPS_SUB
2212 || *reloc_type == BFD_RELOC_MIPS_HIGHEST
2213 || *reloc_type == BFD_RELOC_MIPS_HIGHER
2214 || *reloc_type == BFD_RELOC_MIPS_SCN_DISP
2215 || *reloc_type == BFD_RELOC_MIPS_REL16
2216 || *reloc_type == BFD_RELOC_MIPS_RELGOT))
2217 fixp[2]->fx_no_overflow = 1;
2224 if (! mips_opts.mips16)
2225 md_number_to_chars (f, ip->insn_opcode, 4);
2226 else if (*reloc_type == BFD_RELOC_MIPS16_JMP)
2228 md_number_to_chars (f, ip->insn_opcode >> 16, 2);
2229 md_number_to_chars (f + 2, ip->insn_opcode & 0xffff, 2);
2235 md_number_to_chars (f, 0xf000 | ip->extend, 2);
2238 md_number_to_chars (f, ip->insn_opcode, 2);
2241 /* Update the register mask information. */
2242 if (! mips_opts.mips16)
2244 if (pinfo & INSN_WRITE_GPR_D)
2245 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD);
2246 if ((pinfo & (INSN_WRITE_GPR_T | INSN_READ_GPR_T)) != 0)
2247 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT);
2248 if (pinfo & INSN_READ_GPR_S)
2249 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS);
2250 if (pinfo & INSN_WRITE_GPR_31)
2251 mips_gprmask |= 1 << 31;
2252 if (pinfo & INSN_WRITE_FPR_D)
2253 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FD) & OP_MASK_FD);
2254 if ((pinfo & (INSN_WRITE_FPR_S | INSN_READ_FPR_S)) != 0)
2255 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS);
2256 if ((pinfo & (INSN_WRITE_FPR_T | INSN_READ_FPR_T)) != 0)
2257 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT);
2258 if ((pinfo & INSN_READ_FPR_R) != 0)
2259 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FR) & OP_MASK_FR);
2260 if (pinfo & INSN_COP)
2262 /* We don't keep enough information to sort these cases out.
2263 The itbl support does keep this information however, although
2264 we currently don't support itbl fprmats as part of the cop
2265 instruction. May want to add this support in the future. */
2267 /* Never set the bit for $0, which is always zero. */
2268 mips_gprmask &= ~1 << 0;
2272 if (pinfo & (MIPS16_INSN_WRITE_X | MIPS16_INSN_READ_X))
2273 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RX)
2274 & MIPS16OP_MASK_RX);
2275 if (pinfo & (MIPS16_INSN_WRITE_Y | MIPS16_INSN_READ_Y))
2276 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RY)
2277 & MIPS16OP_MASK_RY);
2278 if (pinfo & MIPS16_INSN_WRITE_Z)
2279 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RZ)
2280 & MIPS16OP_MASK_RZ);
2281 if (pinfo & (MIPS16_INSN_WRITE_T | MIPS16_INSN_READ_T))
2282 mips_gprmask |= 1 << TREG;
2283 if (pinfo & (MIPS16_INSN_WRITE_SP | MIPS16_INSN_READ_SP))
2284 mips_gprmask |= 1 << SP;
2285 if (pinfo & (MIPS16_INSN_WRITE_31 | MIPS16_INSN_READ_31))
2286 mips_gprmask |= 1 << RA;
2287 if (pinfo & MIPS16_INSN_WRITE_GPR_Y)
2288 mips_gprmask |= 1 << MIPS16OP_EXTRACT_REG32R (ip->insn_opcode);
2289 if (pinfo & MIPS16_INSN_READ_Z)
2290 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z)
2291 & MIPS16OP_MASK_MOVE32Z);
2292 if (pinfo & MIPS16_INSN_READ_GPR_X)
2293 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_REGR32)
2294 & MIPS16OP_MASK_REGR32);
2297 if (place == NULL && ! mips_opts.noreorder)
2299 /* Filling the branch delay slot is more complex. We try to
2300 switch the branch with the previous instruction, which we can
2301 do if the previous instruction does not set up a condition
2302 that the branch tests and if the branch is not itself the
2303 target of any branch. */
2304 if ((pinfo & INSN_UNCOND_BRANCH_DELAY)
2305 || (pinfo & INSN_COND_BRANCH_DELAY))
2307 if (mips_optimize < 2
2308 /* If we have seen .set volatile or .set nomove, don't
2310 || mips_opts.nomove != 0
2311 /* If we had to emit any NOP instructions, then we
2312 already know we can not swap. */
2314 /* If we don't even know the previous insn, we can not
2316 || ! prev_insn_valid
2317 /* If the previous insn is already in a branch delay
2318 slot, then we can not swap. */
2319 || prev_insn_is_delay_slot
2320 /* If the previous previous insn was in a .set
2321 noreorder, we can't swap. Actually, the MIPS
2322 assembler will swap in this situation. However, gcc
2323 configured -with-gnu-as will generate code like
2329 in which we can not swap the bne and INSN. If gcc is
2330 not configured -with-gnu-as, it does not output the
2331 .set pseudo-ops. We don't have to check
2332 prev_insn_unreordered, because prev_insn_valid will
2333 be 0 in that case. We don't want to use
2334 prev_prev_insn_valid, because we do want to be able
2335 to swap at the start of a function. */
2336 || prev_prev_insn_unreordered
2337 /* If the branch is itself the target of a branch, we
2338 can not swap. We cheat on this; all we check for is
2339 whether there is a label on this instruction. If
2340 there are any branches to anything other than a
2341 label, users must use .set noreorder. */
2342 || insn_labels != NULL
2343 /* If the previous instruction is in a variant frag, we
2344 can not do the swap. This does not apply to the
2345 mips16, which uses variant frags for different
2347 || (! mips_opts.mips16
2348 && prev_insn_frag->fr_type == rs_machine_dependent)
2349 /* If the branch reads the condition codes, we don't
2350 even try to swap, because in the sequence
2355 we can not swap, and I don't feel like handling that
2357 || (! mips_opts.mips16
2358 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
2359 && (pinfo & INSN_READ_COND_CODE))
2360 /* We can not swap with an instruction that requires a
2361 delay slot, becase the target of the branch might
2362 interfere with that instruction. */
2363 || (! mips_opts.mips16
2364 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
2366 /* Itbl support may require additional care here. */
2367 & (INSN_LOAD_COPROC_DELAY
2368 | INSN_COPROC_MOVE_DELAY
2369 | INSN_WRITE_COND_CODE)))
2370 || (! (hilo_interlocks
2371 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
2375 || (! mips_opts.mips16
2377 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))
2378 || (! mips_opts.mips16
2379 && mips_opts.isa == ISA_MIPS1
2380 /* Itbl support may require additional care here. */
2381 && (prev_pinfo & INSN_COPROC_MEMORY_DELAY))
2382 /* We can not swap with a branch instruction. */
2384 & (INSN_UNCOND_BRANCH_DELAY
2385 | INSN_COND_BRANCH_DELAY
2386 | INSN_COND_BRANCH_LIKELY))
2387 /* We do not swap with a trap instruction, since it
2388 complicates trap handlers to have the trap
2389 instruction be in a delay slot. */
2390 || (prev_pinfo & INSN_TRAP)
2391 /* If the branch reads a register that the previous
2392 instruction sets, we can not swap. */
2393 || (! mips_opts.mips16
2394 && (prev_pinfo & INSN_WRITE_GPR_T)
2395 && insn_uses_reg (ip,
2396 ((prev_insn.insn_opcode >> OP_SH_RT)
2399 || (! mips_opts.mips16
2400 && (prev_pinfo & INSN_WRITE_GPR_D)
2401 && insn_uses_reg (ip,
2402 ((prev_insn.insn_opcode >> OP_SH_RD)
2405 || (mips_opts.mips16
2406 && (((prev_pinfo & MIPS16_INSN_WRITE_X)
2407 && insn_uses_reg (ip,
2408 ((prev_insn.insn_opcode
2410 & MIPS16OP_MASK_RX),
2412 || ((prev_pinfo & MIPS16_INSN_WRITE_Y)
2413 && insn_uses_reg (ip,
2414 ((prev_insn.insn_opcode
2416 & MIPS16OP_MASK_RY),
2418 || ((prev_pinfo & MIPS16_INSN_WRITE_Z)
2419 && insn_uses_reg (ip,
2420 ((prev_insn.insn_opcode
2422 & MIPS16OP_MASK_RZ),
2424 || ((prev_pinfo & MIPS16_INSN_WRITE_T)
2425 && insn_uses_reg (ip, TREG, MIPS_GR_REG))
2426 || ((prev_pinfo & MIPS16_INSN_WRITE_31)
2427 && insn_uses_reg (ip, RA, MIPS_GR_REG))
2428 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
2429 && insn_uses_reg (ip,
2430 MIPS16OP_EXTRACT_REG32R (prev_insn.
2433 /* If the branch writes a register that the previous
2434 instruction sets, we can not swap (we know that
2435 branches write only to RD or to $31). */
2436 || (! mips_opts.mips16
2437 && (prev_pinfo & INSN_WRITE_GPR_T)
2438 && (((pinfo & INSN_WRITE_GPR_D)
2439 && (((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT)
2440 == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD)))
2441 || ((pinfo & INSN_WRITE_GPR_31)
2442 && (((prev_insn.insn_opcode >> OP_SH_RT)
2445 || (! mips_opts.mips16
2446 && (prev_pinfo & INSN_WRITE_GPR_D)
2447 && (((pinfo & INSN_WRITE_GPR_D)
2448 && (((prev_insn.insn_opcode >> OP_SH_RD) & OP_MASK_RD)
2449 == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD)))
2450 || ((pinfo & INSN_WRITE_GPR_31)
2451 && (((prev_insn.insn_opcode >> OP_SH_RD)
2454 || (mips_opts.mips16
2455 && (pinfo & MIPS16_INSN_WRITE_31)
2456 && ((prev_pinfo & MIPS16_INSN_WRITE_31)
2457 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
2458 && (MIPS16OP_EXTRACT_REG32R (prev_insn.insn_opcode)
2460 /* If the branch writes a register that the previous
2461 instruction reads, we can not swap (we know that
2462 branches only write to RD or to $31). */
2463 || (! mips_opts.mips16
2464 && (pinfo & INSN_WRITE_GPR_D)
2465 && insn_uses_reg (&prev_insn,
2466 ((ip->insn_opcode >> OP_SH_RD)
2469 || (! mips_opts.mips16
2470 && (pinfo & INSN_WRITE_GPR_31)
2471 && insn_uses_reg (&prev_insn, 31, MIPS_GR_REG))
2472 || (mips_opts.mips16
2473 && (pinfo & MIPS16_INSN_WRITE_31)
2474 && insn_uses_reg (&prev_insn, RA, MIPS_GR_REG))
2475 /* If we are generating embedded PIC code, the branch
2476 might be expanded into a sequence which uses $at, so
2477 we can't swap with an instruction which reads it. */
2478 || (mips_pic == EMBEDDED_PIC
2479 && insn_uses_reg (&prev_insn, AT, MIPS_GR_REG))
2480 /* If the previous previous instruction has a load
2481 delay, and sets a register that the branch reads, we
2483 || (! mips_opts.mips16
2484 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
2485 /* Itbl support may require additional care here. */
2486 && ((prev_prev_insn.insn_mo->pinfo & INSN_LOAD_COPROC_DELAY)
2487 || (! gpr_interlocks
2488 && (prev_prev_insn.insn_mo->pinfo
2489 & INSN_LOAD_MEMORY_DELAY)))
2490 && insn_uses_reg (ip,
2491 ((prev_prev_insn.insn_opcode >> OP_SH_RT)
2494 /* If one instruction sets a condition code and the
2495 other one uses a condition code, we can not swap. */
2496 || ((pinfo & INSN_READ_COND_CODE)
2497 && (prev_pinfo & INSN_WRITE_COND_CODE))
2498 || ((pinfo & INSN_WRITE_COND_CODE)
2499 && (prev_pinfo & INSN_READ_COND_CODE))
2500 /* If the previous instruction uses the PC, we can not
2502 || (mips_opts.mips16
2503 && (prev_pinfo & MIPS16_INSN_READ_PC))
2504 /* If the previous instruction was extended, we can not
2506 || (mips_opts.mips16 && prev_insn_extended)
2507 /* If the previous instruction had a fixup in mips16
2508 mode, we can not swap. This normally means that the
2509 previous instruction was a 4 byte branch anyhow. */
2510 || (mips_opts.mips16 && prev_insn_fixp[0])
2511 /* If the previous instruction is a sync, sync.l, or
2512 sync.p, we can not swap. */
2513 || (prev_pinfo & INSN_SYNC))
2515 /* We could do even better for unconditional branches to
2516 portions of this object file; we could pick up the
2517 instruction at the destination, put it in the delay
2518 slot, and bump the destination address. */
2520 /* Update the previous insn information. */
2521 prev_prev_insn = *ip;
2522 prev_insn.insn_mo = &dummy_opcode;
2526 /* It looks like we can actually do the swap. */
2527 if (! mips_opts.mips16)
2532 prev_f = prev_insn_frag->fr_literal + prev_insn_where;
2533 memcpy (temp, prev_f, 4);
2534 memcpy (prev_f, f, 4);
2535 memcpy (f, temp, 4);
2536 if (prev_insn_fixp[0])
2538 prev_insn_fixp[0]->fx_frag = frag_now;
2539 prev_insn_fixp[0]->fx_where = f - frag_now->fr_literal;
2541 if (prev_insn_fixp[1])
2543 prev_insn_fixp[1]->fx_frag = frag_now;
2544 prev_insn_fixp[1]->fx_where = f - frag_now->fr_literal;
2546 if (prev_insn_fixp[2])
2548 prev_insn_fixp[2]->fx_frag = frag_now;
2549 prev_insn_fixp[2]->fx_where = f - frag_now->fr_literal;
2553 fixp[0]->fx_frag = prev_insn_frag;
2554 fixp[0]->fx_where = prev_insn_where;
2558 fixp[1]->fx_frag = prev_insn_frag;
2559 fixp[1]->fx_where = prev_insn_where;
2563 fixp[2]->fx_frag = prev_insn_frag;
2564 fixp[2]->fx_where = prev_insn_where;
2572 assert (prev_insn_fixp[0] == NULL);
2573 assert (prev_insn_fixp[1] == NULL);
2574 assert (prev_insn_fixp[2] == NULL);
2575 prev_f = prev_insn_frag->fr_literal + prev_insn_where;
2576 memcpy (temp, prev_f, 2);
2577 memcpy (prev_f, f, 2);
2578 if (*reloc_type != BFD_RELOC_MIPS16_JMP)
2580 assert (*reloc_type == BFD_RELOC_UNUSED);
2581 memcpy (f, temp, 2);
2585 memcpy (f, f + 2, 2);
2586 memcpy (f + 2, temp, 2);
2590 fixp[0]->fx_frag = prev_insn_frag;
2591 fixp[0]->fx_where = prev_insn_where;
2595 fixp[1]->fx_frag = prev_insn_frag;
2596 fixp[1]->fx_where = prev_insn_where;
2600 fixp[2]->fx_frag = prev_insn_frag;
2601 fixp[2]->fx_where = prev_insn_where;
2605 /* Update the previous insn information; leave prev_insn
2607 prev_prev_insn = *ip;
2609 prev_insn_is_delay_slot = 1;
2611 /* If that was an unconditional branch, forget the previous
2612 insn information. */
2613 if (pinfo & INSN_UNCOND_BRANCH_DELAY)
2615 prev_prev_insn.insn_mo = &dummy_opcode;
2616 prev_insn.insn_mo = &dummy_opcode;
2619 prev_insn_fixp[0] = NULL;
2620 prev_insn_fixp[1] = NULL;
2621 prev_insn_fixp[2] = NULL;
2622 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2623 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2624 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
2625 prev_insn_extended = 0;
2627 else if (pinfo & INSN_COND_BRANCH_LIKELY)
2629 /* We don't yet optimize a branch likely. What we should do
2630 is look at the target, copy the instruction found there
2631 into the delay slot, and increment the branch to jump to
2632 the next instruction. */
2634 /* Update the previous insn information. */
2635 prev_prev_insn = *ip;
2636 prev_insn.insn_mo = &dummy_opcode;
2637 prev_insn_fixp[0] = NULL;
2638 prev_insn_fixp[1] = NULL;
2639 prev_insn_fixp[2] = NULL;
2640 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2641 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2642 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
2643 prev_insn_extended = 0;
2647 /* Update the previous insn information. */
2649 prev_prev_insn.insn_mo = &dummy_opcode;
2651 prev_prev_insn = prev_insn;
2654 /* Any time we see a branch, we always fill the delay slot
2655 immediately; since this insn is not a branch, we know it
2656 is not in a delay slot. */
2657 prev_insn_is_delay_slot = 0;
2659 prev_insn_fixp[0] = fixp[0];
2660 prev_insn_fixp[1] = fixp[1];
2661 prev_insn_fixp[2] = fixp[2];
2662 prev_insn_reloc_type[0] = reloc_type[0];
2663 prev_insn_reloc_type[1] = reloc_type[1];
2664 prev_insn_reloc_type[2] = reloc_type[2];
2665 if (mips_opts.mips16)
2666 prev_insn_extended = (ip->use_extend
2667 || *reloc_type > BFD_RELOC_UNUSED);
2670 prev_prev_insn_unreordered = prev_insn_unreordered;
2671 prev_insn_unreordered = 0;
2672 prev_insn_frag = frag_now;
2673 prev_insn_where = f - frag_now->fr_literal;
2674 prev_insn_valid = 1;
2676 else if (place == NULL)
2678 /* We need to record a bit of information even when we are not
2679 reordering, in order to determine the base address for mips16
2680 PC relative relocs. */
2681 prev_prev_insn = prev_insn;
2683 prev_insn_reloc_type[0] = reloc_type[0];
2684 prev_insn_reloc_type[1] = reloc_type[1];
2685 prev_insn_reloc_type[2] = reloc_type[2];
2686 prev_prev_insn_unreordered = prev_insn_unreordered;
2687 prev_insn_unreordered = 1;
2690 /* We just output an insn, so the next one doesn't have a label. */
2691 mips_clear_insn_labels ();
2693 /* We must ensure that a fixup associated with an unmatched %hi
2694 reloc does not become a variant frag. Otherwise, the
2695 rearrangement of %hi relocs in frob_file may confuse
2699 frag_wane (frag_now);
2704 /* This function forgets that there was any previous instruction or
2705 label. If PRESERVE is non-zero, it remembers enough information to
2706 know whether nops are needed before a noreorder section. */
2709 mips_no_prev_insn (preserve)
2714 prev_insn.insn_mo = &dummy_opcode;
2715 prev_prev_insn.insn_mo = &dummy_opcode;
2716 prev_nop_frag = NULL;
2717 prev_nop_frag_holds = 0;
2718 prev_nop_frag_required = 0;
2719 prev_nop_frag_since = 0;
2721 prev_insn_valid = 0;
2722 prev_insn_is_delay_slot = 0;
2723 prev_insn_unreordered = 0;
2724 prev_insn_extended = 0;
2725 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2726 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2727 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
2728 prev_prev_insn_unreordered = 0;
2729 mips_clear_insn_labels ();
2732 /* This function must be called whenever we turn on noreorder or emit
2733 something other than instructions. It inserts any NOPS which might
2734 be needed by the previous instruction, and clears the information
2735 kept for the previous instructions. The INSNS parameter is true if
2736 instructions are to follow. */
2739 mips_emit_delays (insns)
2742 if (! mips_opts.noreorder)
2747 if ((! mips_opts.mips16
2748 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
2749 && (! cop_interlocks
2750 && (prev_insn.insn_mo->pinfo
2751 & (INSN_LOAD_COPROC_DELAY
2752 | INSN_COPROC_MOVE_DELAY
2753 | INSN_WRITE_COND_CODE))))
2754 || (! hilo_interlocks
2755 && (prev_insn.insn_mo->pinfo
2758 || (! mips_opts.mips16
2760 && (prev_insn.insn_mo->pinfo
2761 & INSN_LOAD_MEMORY_DELAY))
2762 || (! mips_opts.mips16
2763 && mips_opts.isa == ISA_MIPS1
2764 && (prev_insn.insn_mo->pinfo
2765 & INSN_COPROC_MEMORY_DELAY)))
2767 /* Itbl support may require additional care here. */
2769 if ((! mips_opts.mips16
2770 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
2771 && (! cop_interlocks
2772 && prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE))
2773 || (! hilo_interlocks
2774 && ((prev_insn.insn_mo->pinfo & INSN_READ_HI)
2775 || (prev_insn.insn_mo->pinfo & INSN_READ_LO))))
2778 if (prev_insn_unreordered)
2781 else if ((! mips_opts.mips16
2782 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
2783 && (! cop_interlocks
2784 && prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE))
2785 || (! hilo_interlocks
2786 && ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI)
2787 || (prev_prev_insn.insn_mo->pinfo & INSN_READ_LO))))
2789 /* Itbl support may require additional care here. */
2790 if (! prev_prev_insn_unreordered)
2796 struct insn_label_list *l;
2800 /* Record the frag which holds the nop instructions, so
2801 that we can remove them if we don't need them. */
2802 frag_grow (mips_opts.mips16 ? nops * 2 : nops * 4);
2803 prev_nop_frag = frag_now;
2804 prev_nop_frag_holds = nops;
2805 prev_nop_frag_required = 0;
2806 prev_nop_frag_since = 0;
2809 for (; nops > 0; --nops)
2814 /* Move on to a new frag, so that it is safe to simply
2815 decrease the size of prev_nop_frag. */
2816 frag_wane (frag_now);
2820 for (l = insn_labels; l != NULL; l = l->next)
2824 assert (S_GET_SEGMENT (l->label) == now_seg);
2825 symbol_set_frag (l->label, frag_now);
2826 val = (valueT) frag_now_fix ();
2827 /* mips16 text labels are stored as odd. */
2828 if (mips_opts.mips16)
2830 S_SET_VALUE (l->label, val);
2835 /* Mark instruction labels in mips16 mode. */
2836 if (mips_opts.mips16 && insns)
2837 mips16_mark_labels ();
2839 mips_no_prev_insn (insns);
2842 /* Build an instruction created by a macro expansion. This is passed
2843 a pointer to the count of instructions created so far, an
2844 expression, the name of the instruction to build, an operand format
2845 string, and corresponding arguments. */
2849 macro_build (char *place,
2857 macro_build (place, counter, ep, name, fmt, va_alist)
2866 struct mips_cl_insn insn;
2867 bfd_reloc_code_real_type r[3];
2871 va_start (args, fmt);
2877 * If the macro is about to expand into a second instruction,
2878 * print a warning if needed. We need to pass ip as a parameter
2879 * to generate a better warning message here...
2881 if (mips_opts.warn_about_macros && place == NULL && *counter == 1)
2882 as_warn (_("Macro instruction expanded into multiple instructions"));
2885 * If the macro is about to expand into a second instruction,
2886 * and it is in a delay slot, print a warning.
2890 && mips_opts.noreorder
2891 && (prev_prev_insn.insn_mo->pinfo
2892 & (INSN_UNCOND_BRANCH_DELAY | INSN_COND_BRANCH_DELAY
2893 | INSN_COND_BRANCH_LIKELY)) != 0)
2894 as_warn (_("Macro instruction expanded into multiple instructions in a branch delay slot"));
2897 *counter += 1; /* bump instruction counter */
2899 if (mips_opts.mips16)
2901 mips16_macro_build (place, counter, ep, name, fmt, args);
2906 r[0] = BFD_RELOC_UNUSED;
2907 r[1] = BFD_RELOC_UNUSED;
2908 r[2] = BFD_RELOC_UNUSED;
2909 insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name);
2910 assert (insn.insn_mo);
2911 assert (strcmp (name, insn.insn_mo->name) == 0);
2913 /* Search until we get a match for NAME. */
2916 if (strcmp (fmt, insn.insn_mo->args) == 0
2917 && insn.insn_mo->pinfo != INSN_MACRO
2918 && OPCODE_IS_MEMBER (insn.insn_mo,
2920 | (mips_opts.ase_mips3d ? INSN_MIPS3D : 0)),
2922 && (mips_arch != CPU_R4650 || (insn.insn_mo->pinfo & FP_D) == 0))
2926 assert (insn.insn_mo->name);
2927 assert (strcmp (name, insn.insn_mo->name) == 0);
2930 insn.insn_opcode = insn.insn_mo->match;
2946 insn.insn_opcode |= va_arg (args, int) << OP_SH_RT;
2950 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE;
2955 insn.insn_opcode |= va_arg (args, int) << OP_SH_FT;
2960 insn.insn_opcode |= va_arg (args, int) << OP_SH_RD;
2965 int tmp = va_arg (args, int);
2967 insn.insn_opcode |= tmp << OP_SH_RT;
2968 insn.insn_opcode |= tmp << OP_SH_RD;
2974 insn.insn_opcode |= va_arg (args, int) << OP_SH_FS;
2981 insn.insn_opcode |= va_arg (args, int) << OP_SH_SHAMT;
2985 insn.insn_opcode |= va_arg (args, int) << OP_SH_FD;
2989 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE20;
2993 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE19;
2997 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE2;
3004 insn.insn_opcode |= va_arg (args, int) << OP_SH_RS;
3010 *r = (bfd_reloc_code_real_type) va_arg (args, int);
3011 assert (*r == BFD_RELOC_GPREL16
3012 || *r == BFD_RELOC_MIPS_LITERAL
3013 || *r == BFD_RELOC_MIPS_HIGHER
3014 || *r == BFD_RELOC_HI16_S
3015 || *r == BFD_RELOC_LO16
3016 || *r == BFD_RELOC_MIPS_GOT16
3017 || *r == BFD_RELOC_MIPS_CALL16
3018 || *r == BFD_RELOC_MIPS_GOT_LO16
3019 || *r == BFD_RELOC_MIPS_CALL_LO16
3020 || (ep->X_op == O_subtract
3021 && *r == BFD_RELOC_PCREL_LO16));
3025 *r = (bfd_reloc_code_real_type) va_arg (args, int);
3027 && (ep->X_op == O_constant
3028 || (ep->X_op == O_symbol
3029 && (*r == BFD_RELOC_MIPS_HIGHEST
3030 || *r == BFD_RELOC_HI16_S
3031 || *r == BFD_RELOC_HI16
3032 || *r == BFD_RELOC_GPREL16
3033 || *r == BFD_RELOC_MIPS_GOT_HI16
3034 || *r == BFD_RELOC_MIPS_CALL_HI16))
3035 || (ep->X_op == O_subtract
3036 && *r == BFD_RELOC_PCREL_HI16_S)));
3040 assert (ep != NULL);
3042 * This allows macro() to pass an immediate expression for
3043 * creating short branches without creating a symbol.
3044 * Note that the expression still might come from the assembly
3045 * input, in which case the value is not checked for range nor
3046 * is a relocation entry generated (yuck).
3048 if (ep->X_op == O_constant)
3050 insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff;
3054 if (mips_pic == EMBEDDED_PIC)
3055 *r = BFD_RELOC_16_PCREL_S2;
3057 *r = BFD_RELOC_16_PCREL;
3061 assert (ep != NULL);
3062 *r = BFD_RELOC_MIPS_JMP;
3066 insn.insn_opcode |= va_arg (args, unsigned long);
3075 assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
3077 append_insn (place, &insn, ep, r, false);
3081 mips16_macro_build (place, counter, ep, name, fmt, args)
3083 int *counter ATTRIBUTE_UNUSED;
3089 struct mips_cl_insn insn;
3090 bfd_reloc_code_real_type r[3]
3091 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
3093 insn.insn_mo = (struct mips_opcode *) hash_find (mips16_op_hash, name);
3094 assert (insn.insn_mo);
3095 assert (strcmp (name, insn.insn_mo->name) == 0);
3097 while (strcmp (fmt, insn.insn_mo->args) != 0
3098 || insn.insn_mo->pinfo == INSN_MACRO)
3101 assert (insn.insn_mo->name);
3102 assert (strcmp (name, insn.insn_mo->name) == 0);
3105 insn.insn_opcode = insn.insn_mo->match;
3106 insn.use_extend = false;
3125 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RY;
3130 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RX;
3134 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RZ;
3138 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_MOVE32Z;
3148 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_REGR32;
3155 regno = va_arg (args, int);
3156 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
3157 insn.insn_opcode |= regno << MIPS16OP_SH_REG32R;
3178 assert (ep != NULL);
3180 if (ep->X_op != O_constant)
3181 *r = (int) BFD_RELOC_UNUSED + c;
3184 mips16_immed (NULL, 0, c, ep->X_add_number, false, false,
3185 false, &insn.insn_opcode, &insn.use_extend,
3188 *r = BFD_RELOC_UNUSED;
3194 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_IMM6;
3201 assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
3203 append_insn (place, &insn, ep, r, false);
3207 * Generate a "lui" instruction.
3210 macro_build_lui (place, counter, ep, regnum)
3216 expressionS high_expr;
3217 struct mips_cl_insn insn;
3218 bfd_reloc_code_real_type r[3]
3219 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
3220 CONST char *name = "lui";
3221 CONST char *fmt = "t,u";
3223 assert (! mips_opts.mips16);
3229 high_expr.X_op = O_constant;
3230 high_expr.X_add_number = ep->X_add_number;
3233 if (high_expr.X_op == O_constant)
3235 /* we can compute the instruction now without a relocation entry */
3236 high_expr.X_add_number = ((high_expr.X_add_number + 0x8000)
3238 *r = BFD_RELOC_UNUSED;
3240 else if (! HAVE_NEWABI)
3242 assert (ep->X_op == O_symbol);
3243 /* _gp_disp is a special case, used from s_cpload. */
3244 assert (mips_pic == NO_PIC
3245 || strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0);
3246 *r = BFD_RELOC_HI16_S;
3250 * If the macro is about to expand into a second instruction,
3251 * print a warning if needed. We need to pass ip as a parameter
3252 * to generate a better warning message here...
3254 if (mips_opts.warn_about_macros && place == NULL && *counter == 1)
3255 as_warn (_("Macro instruction expanded into multiple instructions"));
3258 *counter += 1; /* bump instruction counter */
3260 insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name);
3261 assert (insn.insn_mo);
3262 assert (strcmp (name, insn.insn_mo->name) == 0);
3263 assert (strcmp (fmt, insn.insn_mo->args) == 0);
3265 insn.insn_opcode = insn.insn_mo->match | (regnum << OP_SH_RT);
3266 if (*r == BFD_RELOC_UNUSED)
3268 insn.insn_opcode |= high_expr.X_add_number;
3269 append_insn (place, &insn, NULL, r, false);
3272 append_insn (place, &insn, &high_expr, r, false);
3276 * Generates code to set the $at register to true (one)
3277 * if reg is less than the immediate expression.
3280 set_at (counter, reg, unsignedp)
3285 if (imm_expr.X_op == O_constant
3286 && imm_expr.X_add_number >= -0x8000
3287 && imm_expr.X_add_number < 0x8000)
3288 macro_build ((char *) NULL, counter, &imm_expr,
3289 unsignedp ? "sltiu" : "slti",
3290 "t,r,j", AT, reg, (int) BFD_RELOC_LO16);
3293 load_register (counter, AT, &imm_expr, HAVE_64BIT_GPRS);
3294 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3295 unsignedp ? "sltu" : "slt",
3296 "d,v,t", AT, reg, AT);
3300 /* Warn if an expression is not a constant. */
3303 check_absolute_expr (ip, ex)
3304 struct mips_cl_insn *ip;
3307 if (ex->X_op == O_big)
3308 as_bad (_("unsupported large constant"));
3309 else if (ex->X_op != O_constant)
3310 as_bad (_("Instruction %s requires absolute expression"), ip->insn_mo->name);
3313 /* Count the leading zeroes by performing a binary chop. This is a
3314 bulky bit of source, but performance is a LOT better for the
3315 majority of values than a simple loop to count the bits:
3316 for (lcnt = 0; (lcnt < 32); lcnt++)
3317 if ((v) & (1 << (31 - lcnt)))
3319 However it is not code size friendly, and the gain will drop a bit
3320 on certain cached systems.
3322 #define COUNT_TOP_ZEROES(v) \
3323 (((v) & ~0xffff) == 0 \
3324 ? ((v) & ~0xff) == 0 \
3325 ? ((v) & ~0xf) == 0 \
3326 ? ((v) & ~0x3) == 0 \
3327 ? ((v) & ~0x1) == 0 \
3332 : ((v) & ~0x7) == 0 \
3335 : ((v) & ~0x3f) == 0 \
3336 ? ((v) & ~0x1f) == 0 \
3339 : ((v) & ~0x7f) == 0 \
3342 : ((v) & ~0xfff) == 0 \
3343 ? ((v) & ~0x3ff) == 0 \
3344 ? ((v) & ~0x1ff) == 0 \
3347 : ((v) & ~0x7ff) == 0 \
3350 : ((v) & ~0x3fff) == 0 \
3351 ? ((v) & ~0x1fff) == 0 \
3354 : ((v) & ~0x7fff) == 0 \
3357 : ((v) & ~0xffffff) == 0 \
3358 ? ((v) & ~0xfffff) == 0 \
3359 ? ((v) & ~0x3ffff) == 0 \
3360 ? ((v) & ~0x1ffff) == 0 \
3363 : ((v) & ~0x7ffff) == 0 \
3366 : ((v) & ~0x3fffff) == 0 \
3367 ? ((v) & ~0x1fffff) == 0 \
3370 : ((v) & ~0x7fffff) == 0 \
3373 : ((v) & ~0xfffffff) == 0 \
3374 ? ((v) & ~0x3ffffff) == 0 \
3375 ? ((v) & ~0x1ffffff) == 0 \
3378 : ((v) & ~0x7ffffff) == 0 \
3381 : ((v) & ~0x3fffffff) == 0 \
3382 ? ((v) & ~0x1fffffff) == 0 \
3385 : ((v) & ~0x7fffffff) == 0 \
3389 /* Is the given value a sign-extended 32-bit value? */
3390 #define IS_SEXT_32BIT_NUM(x) \
3391 (((x) &~ (offsetT) 0x7fffffff) == 0 \
3392 || (((x) &~ (offsetT) 0x7fffffff) == ~ (offsetT) 0x7fffffff))
3395 * This routine generates the least number of instructions neccessary to load
3396 * an absolute expression value into a register.
3399 load_register (counter, reg, ep, dbl)
3406 expressionS hi32, lo32;
3408 if (ep->X_op != O_big)
3410 assert (ep->X_op == O_constant);
3411 if (ep->X_add_number < 0x8000
3412 && (ep->X_add_number >= 0
3413 || (ep->X_add_number >= -0x8000
3416 || sizeof (ep->X_add_number) > 4))))
3418 /* We can handle 16 bit signed values with an addiu to
3419 $zero. No need to ever use daddiu here, since $zero and
3420 the result are always correct in 32 bit mode. */
3421 macro_build ((char *) NULL, counter, ep, "addiu", "t,r,j", reg, 0,
3422 (int) BFD_RELOC_LO16);
3425 else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000)
3427 /* We can handle 16 bit unsigned values with an ori to
3429 macro_build ((char *) NULL, counter, ep, "ori", "t,r,i", reg, 0,
3430 (int) BFD_RELOC_LO16);
3433 else if ((IS_SEXT_32BIT_NUM (ep->X_add_number)
3436 || sizeof (ep->X_add_number) > 4
3437 || (ep->X_add_number & 0x80000000) == 0))
3438 || ((HAVE_32BIT_GPRS || ! dbl)
3439 && (ep->X_add_number &~ (offsetT) 0xffffffff) == 0)
3442 && ((ep->X_add_number &~ (offsetT) 0xffffffff)
3443 == ~ (offsetT) 0xffffffff)))
3445 /* 32 bit values require an lui. */
3446 macro_build ((char *) NULL, counter, ep, "lui", "t,u", reg,
3447 (int) BFD_RELOC_HI16);
3448 if ((ep->X_add_number & 0xffff) != 0)
3449 macro_build ((char *) NULL, counter, ep, "ori", "t,r,i", reg, reg,
3450 (int) BFD_RELOC_LO16);
3455 /* The value is larger than 32 bits. */
3457 if (HAVE_32BIT_GPRS)
3459 as_bad (_("Number (0x%lx) larger than 32 bits"),
3460 (unsigned long) ep->X_add_number);
3461 macro_build ((char *) NULL, counter, ep, "addiu", "t,r,j", reg, 0,
3462 (int) BFD_RELOC_LO16);
3466 if (ep->X_op != O_big)
3469 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
3470 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
3471 hi32.X_add_number &= 0xffffffff;
3473 lo32.X_add_number &= 0xffffffff;
3477 assert (ep->X_add_number > 2);
3478 if (ep->X_add_number == 3)
3479 generic_bignum[3] = 0;
3480 else if (ep->X_add_number > 4)
3481 as_bad (_("Number larger than 64 bits"));
3482 lo32.X_op = O_constant;
3483 lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16);
3484 hi32.X_op = O_constant;
3485 hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16);
3488 if (hi32.X_add_number == 0)
3493 unsigned long hi, lo;
3495 if (hi32.X_add_number == (offsetT) 0xffffffff)
3497 if ((lo32.X_add_number & 0xffff8000) == 0xffff8000)
3499 macro_build ((char *) NULL, counter, &lo32, "addiu", "t,r,j",
3500 reg, 0, (int) BFD_RELOC_LO16);
3503 if (lo32.X_add_number & 0x80000000)
3505 macro_build ((char *) NULL, counter, &lo32, "lui", "t,u", reg,
3506 (int) BFD_RELOC_HI16);
3507 if (lo32.X_add_number & 0xffff)
3508 macro_build ((char *) NULL, counter, &lo32, "ori", "t,r,i",
3509 reg, reg, (int) BFD_RELOC_LO16);
3514 /* Check for 16bit shifted constant. We know that hi32 is
3515 non-zero, so start the mask on the first bit of the hi32
3520 unsigned long himask, lomask;
3524 himask = 0xffff >> (32 - shift);
3525 lomask = (0xffff << shift) & 0xffffffff;
3529 himask = 0xffff << (shift - 32);
3532 if ((hi32.X_add_number & ~(offsetT) himask) == 0
3533 && (lo32.X_add_number & ~(offsetT) lomask) == 0)
3537 tmp.X_op = O_constant;
3539 tmp.X_add_number = ((hi32.X_add_number << (32 - shift))
3540 | (lo32.X_add_number >> shift));
3542 tmp.X_add_number = hi32.X_add_number >> (shift - 32);
3543 macro_build ((char *) NULL, counter, &tmp,
3544 "ori", "t,r,i", reg, 0,
3545 (int) BFD_RELOC_LO16);
3546 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3547 (shift >= 32) ? "dsll32" : "dsll",
3549 (shift >= 32) ? shift - 32 : shift);
3554 while (shift <= (64 - 16));
3556 /* Find the bit number of the lowest one bit, and store the
3557 shifted value in hi/lo. */
3558 hi = (unsigned long) (hi32.X_add_number & 0xffffffff);
3559 lo = (unsigned long) (lo32.X_add_number & 0xffffffff);
3563 while ((lo & 1) == 0)
3568 lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit);
3574 while ((hi & 1) == 0)
3583 /* Optimize if the shifted value is a (power of 2) - 1. */
3584 if ((hi == 0 && ((lo + 1) & lo) == 0)
3585 || (lo == 0xffffffff && ((hi + 1) & hi) == 0))
3587 shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number);
3592 /* This instruction will set the register to be all
3594 tmp.X_op = O_constant;
3595 tmp.X_add_number = (offsetT) -1;
3596 macro_build ((char *) NULL, counter, &tmp, "addiu", "t,r,j",
3597 reg, 0, (int) BFD_RELOC_LO16);
3601 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3602 (bit >= 32) ? "dsll32" : "dsll",
3604 (bit >= 32) ? bit - 32 : bit);
3606 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3607 (shift >= 32) ? "dsrl32" : "dsrl",
3609 (shift >= 32) ? shift - 32 : shift);
3614 /* Sign extend hi32 before calling load_register, because we can
3615 generally get better code when we load a sign extended value. */
3616 if ((hi32.X_add_number & 0x80000000) != 0)
3617 hi32.X_add_number |= ~(offsetT) 0xffffffff;
3618 load_register (counter, reg, &hi32, 0);
3621 if ((lo32.X_add_number & 0xffff0000) == 0)
3625 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3626 "dsll32", "d,w,<", reg, freg, 0);
3634 if ((freg == 0) && (lo32.X_add_number == (offsetT) 0xffffffff))
3636 macro_build ((char *) NULL, counter, &lo32, "lui", "t,u", reg,
3637 (int) BFD_RELOC_HI16);
3638 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3639 "dsrl32", "d,w,<", reg, reg, 0);
3645 macro_build ((char *) NULL, counter, (expressionS *) NULL, "dsll",
3646 "d,w,<", reg, freg, 16);
3650 mid16.X_add_number >>= 16;
3651 macro_build ((char *) NULL, counter, &mid16, "ori", "t,r,i", reg,
3652 freg, (int) BFD_RELOC_LO16);
3653 macro_build ((char *) NULL, counter, (expressionS *) NULL, "dsll",
3654 "d,w,<", reg, reg, 16);
3657 if ((lo32.X_add_number & 0xffff) != 0)
3658 macro_build ((char *) NULL, counter, &lo32, "ori", "t,r,i", reg, freg,
3659 (int) BFD_RELOC_LO16);
3662 /* Load an address into a register. */
3665 load_address (counter, reg, ep, dbl, used_at)
3674 if (ep->X_op != O_constant
3675 && ep->X_op != O_symbol)
3677 as_bad (_("expression too complex"));
3678 ep->X_op = O_constant;
3681 if (ep->X_op == O_constant)
3683 load_register (counter, reg, ep, dbl);
3687 if (mips_pic == NO_PIC)
3689 /* If this is a reference to a GP relative symbol, we want
3690 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
3692 lui $reg,<sym> (BFD_RELOC_HI16_S)
3693 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
3694 If we have an addend, we always use the latter form.
3696 With 64bit address space and a usable $at we want
3697 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
3698 lui $at,<sym> (BFD_RELOC_HI16_S)
3699 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
3700 daddiu $at,<sym> (BFD_RELOC_LO16)
3704 If $at is already in use, we use an path which is suboptimal
3705 on superscalar processors.
3706 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
3707 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
3709 daddiu $reg,<sym> (BFD_RELOC_HI16_S)
3711 daddiu $reg,<sym> (BFD_RELOC_LO16)
3717 /* We don't do GP optimization for now because RELAX_ENCODE can't
3718 hold the data for such large chunks. */
3722 macro_build (p, counter, ep, "lui", "t,u",
3723 reg, (int) BFD_RELOC_MIPS_HIGHEST);
3724 macro_build (p, counter, ep, "lui", "t,u",
3725 AT, (int) BFD_RELOC_HI16_S);
3726 macro_build (p, counter, ep, "daddiu", "t,r,j",
3727 reg, reg, (int) BFD_RELOC_MIPS_HIGHER);
3728 macro_build (p, counter, ep, "daddiu", "t,r,j",
3729 AT, AT, (int) BFD_RELOC_LO16);
3730 macro_build (p, counter, (expressionS *) NULL, "dsll32",
3731 "d,w,<", reg, reg, 0);
3732 macro_build (p, counter, (expressionS *) NULL, "dadd",
3733 "d,v,t", reg, reg, AT);
3738 macro_build (p, counter, ep, "lui", "t,u",
3739 reg, (int) BFD_RELOC_MIPS_HIGHEST);
3740 macro_build (p, counter, ep, "daddiu", "t,r,j",
3741 reg, reg, (int) BFD_RELOC_MIPS_HIGHER);
3742 macro_build (p, counter, (expressionS *) NULL, "dsll",
3743 "d,w,<", reg, reg, 16);
3744 macro_build (p, counter, ep, "daddiu", "t,r,j",
3745 reg, reg, (int) BFD_RELOC_HI16_S);
3746 macro_build (p, counter, (expressionS *) NULL, "dsll",
3747 "d,w,<", reg, reg, 16);
3748 macro_build (p, counter, ep, "daddiu", "t,r,j",
3749 reg, reg, (int) BFD_RELOC_LO16);
3755 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
3756 && ! nopic_need_relax (ep->X_add_symbol, 1))
3759 macro_build ((char *) NULL, counter, ep,
3760 dbl ? "daddiu" : "addiu", "t,r,j", reg, GP,
3761 (int) BFD_RELOC_GPREL16);
3762 p = frag_var (rs_machine_dependent, 8, 0,
3763 RELAX_ENCODE (4, 8, 0, 4, 0,
3764 mips_opts.warn_about_macros),
3765 ep->X_add_symbol, 0, NULL);
3767 macro_build_lui (p, counter, ep, reg);
3770 macro_build (p, counter, ep, dbl ? "daddiu" : "addiu",
3771 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3774 else if (mips_pic == SVR4_PIC && ! mips_big_got)
3778 /* If this is a reference to an external symbol, we want
3779 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3781 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3783 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
3784 If there is a constant, it must be added in after. */
3785 ex.X_add_number = ep->X_add_number;
3786 ep->X_add_number = 0;
3788 macro_build ((char *) NULL, counter, ep,
3789 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
3790 "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT16, GP);
3791 macro_build ((char *) NULL, counter, (expressionS *) NULL, "nop", "");
3792 p = frag_var (rs_machine_dependent, 4, 0,
3793 RELAX_ENCODE (0, 4, -8, 0, 0, mips_opts.warn_about_macros),
3794 ep->X_add_symbol, (offsetT) 0, (char *) NULL);
3795 macro_build (p, counter, ep,
3796 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
3797 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3798 if (ex.X_add_number != 0)
3800 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3801 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3802 ex.X_op = O_constant;
3803 macro_build ((char *) NULL, counter, &ex,
3804 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
3805 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3808 else if (mips_pic == SVR4_PIC)
3813 /* This is the large GOT case. If this is a reference to an
3814 external symbol, we want
3815 lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
3817 lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16)
3818 Otherwise, for a reference to a local symbol, we want
3819 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3821 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
3822 If there is a constant, it must be added in after. */
3823 ex.X_add_number = ep->X_add_number;
3824 ep->X_add_number = 0;
3825 if (reg_needs_delay (GP))
3830 macro_build ((char *) NULL, counter, ep, "lui", "t,u", reg,
3831 (int) BFD_RELOC_MIPS_GOT_HI16);
3832 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3833 dbl ? "daddu" : "addu", "d,v,t", reg, reg, GP);
3834 macro_build ((char *) NULL, counter, ep, dbl ? "ld" : "lw",
3835 "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT_LO16, reg);
3836 p = frag_var (rs_machine_dependent, 12 + off, 0,
3837 RELAX_ENCODE (12, 12 + off, off, 8 + off, 0,
3838 mips_opts.warn_about_macros),
3839 ep->X_add_symbol, 0, NULL);
3842 /* We need a nop before loading from $gp. This special
3843 check is required because the lui which starts the main
3844 instruction stream does not refer to $gp, and so will not
3845 insert the nop which may be required. */
3846 macro_build (p, counter, (expressionS *) NULL, "nop", "");
3849 macro_build (p, counter, ep, dbl ? "ld" : "lw",
3850 "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT16, GP);
3852 macro_build (p, counter, (expressionS *) NULL, "nop", "");
3854 macro_build (p, counter, ep, dbl ? "daddiu" : "addiu",
3855 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3856 if (ex.X_add_number != 0)
3858 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3859 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3860 ex.X_op = O_constant;
3861 macro_build ((char *) NULL, counter, &ex, dbl ? "daddiu" : "addiu",
3862 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3865 else if (mips_pic == EMBEDDED_PIC)
3868 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
3870 macro_build ((char *) NULL, counter, ep, dbl ? "daddiu" : "addiu",
3871 "t,r,j", reg, GP, (int) BFD_RELOC_GPREL16);
3877 /* Move the contents of register SOURCE into register DEST. */
3880 move_register (counter, dest, source)
3885 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3886 HAVE_32BIT_GPRS ? "addu" : "daddu",
3887 "d,v,t", dest, source, 0);
3892 * This routine implements the seemingly endless macro or synthesized
3893 * instructions and addressing modes in the mips assembly language. Many
3894 * of these macros are simple and are similar to each other. These could
3895 * probably be handled by some kind of table or grammer aproach instead of
3896 * this verbose method. Others are not simple macros but are more like
3897 * optimizing code generation.
3898 * One interesting optimization is when several store macros appear
3899 * consecutivly that would load AT with the upper half of the same address.
3900 * The ensuing load upper instructions are ommited. This implies some kind
3901 * of global optimization. We currently only optimize within a single macro.
3902 * For many of the load and store macros if the address is specified as a
3903 * constant expression in the first 64k of memory (ie ld $2,0x4000c) we
3904 * first load register 'at' with zero and use it as the base register. The
3905 * mips assembler simply uses register $zero. Just one tiny optimization
3910 struct mips_cl_insn *ip;
3912 register int treg, sreg, dreg, breg;
3928 bfd_reloc_code_real_type r;
3930 int hold_mips_optimize;
3932 assert (! mips_opts.mips16);
3934 treg = (ip->insn_opcode >> 16) & 0x1f;
3935 dreg = (ip->insn_opcode >> 11) & 0x1f;
3936 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
3937 mask = ip->insn_mo->mask;
3939 expr1.X_op = O_constant;
3940 expr1.X_op_symbol = NULL;
3941 expr1.X_add_symbol = NULL;
3942 expr1.X_add_number = 1;
3954 mips_emit_delays (true);
3955 ++mips_opts.noreorder;
3956 mips_any_noreorder = 1;
3958 expr1.X_add_number = 8;
3959 macro_build ((char *) NULL, &icnt, &expr1, "bgez", "s,p", sreg);
3961 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
3964 move_register (&icnt, dreg, sreg);
3965 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
3966 dbl ? "dsub" : "sub", "d,v,t", dreg, 0, sreg);
3968 --mips_opts.noreorder;
3989 if (imm_expr.X_op == O_constant
3990 && imm_expr.X_add_number >= -0x8000
3991 && imm_expr.X_add_number < 0x8000)
3993 macro_build ((char *) NULL, &icnt, &imm_expr, s, "t,r,j", treg, sreg,
3994 (int) BFD_RELOC_LO16);
3997 load_register (&icnt, AT, &imm_expr, dbl);
3998 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d,v,t",
4018 if (imm_expr.X_op == O_constant
4019 && imm_expr.X_add_number >= 0
4020 && imm_expr.X_add_number < 0x10000)
4022 if (mask != M_NOR_I)
4023 macro_build ((char *) NULL, &icnt, &imm_expr, s, "t,r,i", treg,
4024 sreg, (int) BFD_RELOC_LO16);
4027 macro_build ((char *) NULL, &icnt, &imm_expr, "ori", "t,r,i",
4028 treg, sreg, (int) BFD_RELOC_LO16);
4029 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nor",
4030 "d,v,t", treg, treg, 0);
4035 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
4036 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d,v,t",
4054 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4056 macro_build ((char *) NULL, &icnt, &offset_expr, s, "s,t,p", sreg,
4060 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
4061 macro_build ((char *) NULL, &icnt, &offset_expr, s, "s,t,p", sreg, AT);
4069 macro_build ((char *) NULL, &icnt, &offset_expr,
4070 likely ? "bgezl" : "bgez", "s,p", sreg);
4075 macro_build ((char *) NULL, &icnt, &offset_expr,
4076 likely ? "blezl" : "blez", "s,p", treg);
4079 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4081 macro_build ((char *) NULL, &icnt, &offset_expr,
4082 likely ? "beql" : "beq", "s,t,p", AT, 0);
4088 /* check for > max integer */
4089 maxnum = 0x7fffffff;
4090 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
4097 if (imm_expr.X_op == O_constant
4098 && imm_expr.X_add_number >= maxnum
4099 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
4102 /* result is always false */
4106 as_warn (_("Branch %s is always false (nop)"),
4108 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop",
4114 as_warn (_("Branch likely %s is always false"),
4116 macro_build ((char *) NULL, &icnt, &offset_expr, "bnel",
4121 if (imm_expr.X_op != O_constant)
4122 as_bad (_("Unsupported large constant"));
4123 imm_expr.X_add_number++;
4127 if (mask == M_BGEL_I)
4129 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4131 macro_build ((char *) NULL, &icnt, &offset_expr,
4132 likely ? "bgezl" : "bgez", "s,p", sreg);
4135 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4137 macro_build ((char *) NULL, &icnt, &offset_expr,
4138 likely ? "bgtzl" : "bgtz", "s,p", sreg);
4141 maxnum = 0x7fffffff;
4142 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
4149 maxnum = - maxnum - 1;
4150 if (imm_expr.X_op == O_constant
4151 && imm_expr.X_add_number <= maxnum
4152 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
4155 /* result is always true */
4156 as_warn (_("Branch %s is always true"), ip->insn_mo->name);
4157 macro_build ((char *) NULL, &icnt, &offset_expr, "b", "p");
4160 set_at (&icnt, sreg, 0);
4161 macro_build ((char *) NULL, &icnt, &offset_expr,
4162 likely ? "beql" : "beq", "s,t,p", AT, 0);
4172 macro_build ((char *) NULL, &icnt, &offset_expr,
4173 likely ? "beql" : "beq", "s,t,p", 0, treg);
4176 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4177 "d,v,t", AT, sreg, treg);
4178 macro_build ((char *) NULL, &icnt, &offset_expr,
4179 likely ? "beql" : "beq", "s,t,p", AT, 0);
4187 && imm_expr.X_op == O_constant
4188 && imm_expr.X_add_number == (offsetT) 0xffffffff))
4190 if (imm_expr.X_op != O_constant)
4191 as_bad (_("Unsupported large constant"));
4192 imm_expr.X_add_number++;
4196 if (mask == M_BGEUL_I)
4198 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4200 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4202 macro_build ((char *) NULL, &icnt, &offset_expr,
4203 likely ? "bnel" : "bne", "s,t,p", sreg, 0);
4206 set_at (&icnt, sreg, 1);
4207 macro_build ((char *) NULL, &icnt, &offset_expr,
4208 likely ? "beql" : "beq", "s,t,p", AT, 0);
4216 macro_build ((char *) NULL, &icnt, &offset_expr,
4217 likely ? "bgtzl" : "bgtz", "s,p", sreg);
4222 macro_build ((char *) NULL, &icnt, &offset_expr,
4223 likely ? "bltzl" : "bltz", "s,p", treg);
4226 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4228 macro_build ((char *) NULL, &icnt, &offset_expr,
4229 likely ? "bnel" : "bne", "s,t,p", AT, 0);
4237 macro_build ((char *) NULL, &icnt, &offset_expr,
4238 likely ? "bnel" : "bne", "s,t,p", sreg, 0);
4243 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4244 "d,v,t", AT, treg, sreg);
4245 macro_build ((char *) NULL, &icnt, &offset_expr,
4246 likely ? "bnel" : "bne", "s,t,p", AT, 0);
4254 macro_build ((char *) NULL, &icnt, &offset_expr,
4255 likely ? "blezl" : "blez", "s,p", sreg);
4260 macro_build ((char *) NULL, &icnt, &offset_expr,
4261 likely ? "bgezl" : "bgez", "s,p", treg);
4264 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4266 macro_build ((char *) NULL, &icnt, &offset_expr,
4267 likely ? "beql" : "beq", "s,t,p", AT, 0);
4273 maxnum = 0x7fffffff;
4274 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
4281 if (imm_expr.X_op == O_constant
4282 && imm_expr.X_add_number >= maxnum
4283 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
4285 if (imm_expr.X_op != O_constant)
4286 as_bad (_("Unsupported large constant"));
4287 imm_expr.X_add_number++;
4291 if (mask == M_BLTL_I)
4293 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4295 macro_build ((char *) NULL, &icnt, &offset_expr,
4296 likely ? "bltzl" : "bltz", "s,p", sreg);
4299 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4301 macro_build ((char *) NULL, &icnt, &offset_expr,
4302 likely ? "blezl" : "blez", "s,p", sreg);
4305 set_at (&icnt, sreg, 0);
4306 macro_build ((char *) NULL, &icnt, &offset_expr,
4307 likely ? "bnel" : "bne", "s,t,p", AT, 0);
4315 macro_build ((char *) NULL, &icnt, &offset_expr,
4316 likely ? "beql" : "beq", "s,t,p", sreg, 0);
4321 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4322 "d,v,t", AT, treg, sreg);
4323 macro_build ((char *) NULL, &icnt, &offset_expr,
4324 likely ? "beql" : "beq", "s,t,p", AT, 0);
4332 && imm_expr.X_op == O_constant
4333 && imm_expr.X_add_number == (offsetT) 0xffffffff))
4335 if (imm_expr.X_op != O_constant)
4336 as_bad (_("Unsupported large constant"));
4337 imm_expr.X_add_number++;
4341 if (mask == M_BLTUL_I)
4343 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4345 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4347 macro_build ((char *) NULL, &icnt, &offset_expr,
4348 likely ? "beql" : "beq",
4352 set_at (&icnt, sreg, 1);
4353 macro_build ((char *) NULL, &icnt, &offset_expr,
4354 likely ? "bnel" : "bne", "s,t,p", AT, 0);
4362 macro_build ((char *) NULL, &icnt, &offset_expr,
4363 likely ? "bltzl" : "bltz", "s,p", sreg);
4368 macro_build ((char *) NULL, &icnt, &offset_expr,
4369 likely ? "bgtzl" : "bgtz", "s,p", treg);
4372 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4374 macro_build ((char *) NULL, &icnt, &offset_expr,
4375 likely ? "bnel" : "bne", "s,t,p", AT, 0);
4385 macro_build ((char *) NULL, &icnt, &offset_expr,
4386 likely ? "bnel" : "bne", "s,t,p", 0, treg);
4389 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4392 macro_build ((char *) NULL, &icnt, &offset_expr,
4393 likely ? "bnel" : "bne", "s,t,p", AT, 0);
4408 as_warn (_("Divide by zero."));
4410 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
4413 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4418 mips_emit_delays (true);
4419 ++mips_opts.noreorder;
4420 mips_any_noreorder = 1;
4423 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
4425 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4426 dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
4430 expr1.X_add_number = 8;
4431 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0);
4432 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4433 dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
4434 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4437 expr1.X_add_number = -1;
4438 macro_build ((char *) NULL, &icnt, &expr1,
4439 dbl ? "daddiu" : "addiu",
4440 "t,r,j", AT, 0, (int) BFD_RELOC_LO16);
4441 expr1.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16);
4442 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, AT);
4445 expr1.X_add_number = 1;
4446 macro_build ((char *) NULL, &icnt, &expr1, "daddiu", "t,r,j", AT, 0,
4447 (int) BFD_RELOC_LO16);
4448 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsll32",
4449 "d,w,<", AT, AT, 31);
4453 expr1.X_add_number = 0x80000000;
4454 macro_build ((char *) NULL, &icnt, &expr1, "lui", "t,u", AT,
4455 (int) BFD_RELOC_HI16);
4459 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
4461 /* We want to close the noreorder block as soon as possible, so
4462 that later insns are available for delay slot filling. */
4463 --mips_opts.noreorder;
4467 expr1.X_add_number = 8;
4468 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", sreg, AT);
4469 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
4472 /* We want to close the noreorder block as soon as possible, so
4473 that later insns are available for delay slot filling. */
4474 --mips_opts.noreorder;
4476 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4479 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d", dreg);
4518 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4520 as_warn (_("Divide by zero."));
4522 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
4525 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4529 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4531 if (strcmp (s2, "mflo") == 0)
4532 move_register (&icnt, dreg, sreg);
4534 move_register (&icnt, dreg, 0);
4537 if (imm_expr.X_op == O_constant
4538 && imm_expr.X_add_number == -1
4539 && s[strlen (s) - 1] != 'u')
4541 if (strcmp (s2, "mflo") == 0)
4543 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4544 dbl ? "dneg" : "neg", "d,w", dreg, sreg);
4547 move_register (&icnt, dreg, 0);
4551 load_register (&icnt, AT, &imm_expr, dbl);
4552 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "z,s,t",
4554 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d", dreg);
4573 mips_emit_delays (true);
4574 ++mips_opts.noreorder;
4575 mips_any_noreorder = 1;
4578 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
4580 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "z,s,t",
4582 /* We want to close the noreorder block as soon as possible, so
4583 that later insns are available for delay slot filling. */
4584 --mips_opts.noreorder;
4588 expr1.X_add_number = 8;
4589 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0);
4590 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "z,s,t",
4593 /* We want to close the noreorder block as soon as possible, so
4594 that later insns are available for delay slot filling. */
4595 --mips_opts.noreorder;
4596 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4599 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d", dreg);
4605 /* Load the address of a symbol into a register. If breg is not
4606 zero, we then add a base register to it. */
4619 /* When generating embedded PIC code, we permit expressions of
4622 la $treg,foo-bar($breg)
4623 where bar is an address in the current section. These are used
4624 when getting the addresses of functions. We don't permit
4625 X_add_number to be non-zero, because if the symbol is
4626 external the relaxing code needs to know that any addend is
4627 purely the offset to X_op_symbol. */
4628 if (mips_pic == EMBEDDED_PIC
4629 && offset_expr.X_op == O_subtract
4630 && (symbol_constant_p (offset_expr.X_op_symbol)
4631 ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg
4632 : (symbol_equated_p (offset_expr.X_op_symbol)
4634 (symbol_get_value_expression (offset_expr.X_op_symbol)
4637 && (offset_expr.X_add_number == 0
4638 || OUTPUT_FLAVOR == bfd_target_elf_flavour))
4644 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
4645 tempreg, (int) BFD_RELOC_PCREL_HI16_S);
4649 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
4650 tempreg, (int) BFD_RELOC_PCREL_HI16_S);
4651 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4652 (dbl || HAVE_64BIT_ADDRESSES) ? "daddu" : "addu",
4653 "d,v,t", tempreg, tempreg, breg);
4655 macro_build ((char *) NULL, &icnt, &offset_expr,
4656 (dbl || HAVE_64BIT_ADDRESSES) ? "daddiu" : "addiu",
4657 "t,r,j", treg, tempreg, (int) BFD_RELOC_PCREL_LO16);
4663 if (offset_expr.X_op != O_symbol
4664 && offset_expr.X_op != O_constant)
4666 as_bad (_("expression too complex"));
4667 offset_expr.X_op = O_constant;
4670 if (offset_expr.X_op == O_constant)
4671 load_register (&icnt, tempreg, &offset_expr,
4672 ((mips_pic == EMBEDDED_PIC || mips_pic == NO_PIC)
4673 ? (dbl || HAVE_64BIT_ADDRESSES)
4674 : HAVE_64BIT_ADDRESSES));
4675 else if (mips_pic == NO_PIC)
4677 /* If this is a reference to a GP relative symbol, we want
4678 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
4680 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
4681 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4682 If we have a constant, we need two instructions anyhow,
4683 so we may as well always use the latter form.
4685 With 64bit address space and a usable $at we want
4686 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4687 lui $at,<sym> (BFD_RELOC_HI16_S)
4688 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
4689 daddiu $at,<sym> (BFD_RELOC_LO16)
4691 dadd $tempreg,$tempreg,$at
4693 If $at is already in use, we use an path which is suboptimal
4694 on superscalar processors.
4695 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4696 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
4698 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
4700 daddiu $tempreg,<sym> (BFD_RELOC_LO16)
4703 if (HAVE_64BIT_ADDRESSES)
4705 /* We don't do GP optimization for now because RELAX_ENCODE can't
4706 hold the data for such large chunks. */
4710 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
4711 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
4712 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
4713 AT, (int) BFD_RELOC_HI16_S);
4714 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4715 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
4716 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4717 AT, AT, (int) BFD_RELOC_LO16);
4718 macro_build (p, &icnt, (expressionS *) NULL, "dsll32",
4719 "d,w,<", tempreg, tempreg, 0);
4720 macro_build (p, &icnt, (expressionS *) NULL, "dadd", "d,v,t",
4721 tempreg, tempreg, AT);
4726 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
4727 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
4728 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4729 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
4730 macro_build (p, &icnt, (expressionS *) NULL, "dsll", "d,w,<",
4731 tempreg, tempreg, 16);
4732 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4733 tempreg, tempreg, (int) BFD_RELOC_HI16_S);
4734 macro_build (p, &icnt, (expressionS *) NULL, "dsll", "d,w,<",
4735 tempreg, tempreg, 16);
4736 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4737 tempreg, tempreg, (int) BFD_RELOC_LO16);
4742 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
4743 && ! nopic_need_relax (offset_expr.X_add_symbol, 1))
4746 macro_build ((char *) NULL, &icnt, &offset_expr, "addiu",
4747 "t,r,j", tempreg, GP, (int) BFD_RELOC_GPREL16);
4748 p = frag_var (rs_machine_dependent, 8, 0,
4749 RELAX_ENCODE (4, 8, 0, 4, 0,
4750 mips_opts.warn_about_macros),
4751 offset_expr.X_add_symbol, 0, NULL);
4753 macro_build_lui (p, &icnt, &offset_expr, tempreg);
4756 macro_build (p, &icnt, &offset_expr, "addiu",
4757 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
4760 else if (mips_pic == SVR4_PIC && ! mips_big_got)
4762 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
4764 /* If this is a reference to an external symbol, and there
4765 is no constant, we want
4766 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4767 or if tempreg is PIC_CALL_REG
4768 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
4769 For a local symbol, we want
4770 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4772 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4774 If we have a small constant, and this is a reference to
4775 an external symbol, we want
4776 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4778 addiu $tempreg,$tempreg,<constant>
4779 For a local symbol, we want the same instruction
4780 sequence, but we output a BFD_RELOC_LO16 reloc on the
4783 If we have a large constant, and this is a reference to
4784 an external symbol, we want
4785 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4786 lui $at,<hiconstant>
4787 addiu $at,$at,<loconstant>
4788 addu $tempreg,$tempreg,$at
4789 For a local symbol, we want the same instruction
4790 sequence, but we output a BFD_RELOC_LO16 reloc on the
4791 addiu instruction. */
4792 expr1.X_add_number = offset_expr.X_add_number;
4793 offset_expr.X_add_number = 0;
4795 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
4796 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
4797 macro_build ((char *) NULL, &icnt, &offset_expr,
4798 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
4799 "t,o(b)", tempreg, lw_reloc_type, GP);
4800 if (expr1.X_add_number == 0)
4808 /* We're going to put in an addu instruction using
4809 tempreg, so we may as well insert the nop right
4811 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4815 p = frag_var (rs_machine_dependent, 8 - off, 0,
4816 RELAX_ENCODE (0, 8 - off, -4 - off, 4 - off, 0,
4818 ? mips_opts.warn_about_macros
4820 offset_expr.X_add_symbol, 0, NULL);
4823 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
4826 macro_build (p, &icnt, &expr1,
4827 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
4828 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
4829 /* FIXME: If breg == 0, and the next instruction uses
4830 $tempreg, then if this variant case is used an extra
4831 nop will be generated. */
4833 else if (expr1.X_add_number >= -0x8000
4834 && expr1.X_add_number < 0x8000)
4836 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4838 macro_build ((char *) NULL, &icnt, &expr1,
4839 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
4840 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
4841 frag_var (rs_machine_dependent, 0, 0,
4842 RELAX_ENCODE (0, 0, -12, -4, 0, 0),
4843 offset_expr.X_add_symbol, 0, NULL);
4849 /* If we are going to add in a base register, and the
4850 target register and the base register are the same,
4851 then we are using AT as a temporary register. Since
4852 we want to load the constant into AT, we add our
4853 current AT (from the global offset table) and the
4854 register into the register now, and pretend we were
4855 not using a base register. */
4860 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4862 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4863 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
4864 "d,v,t", treg, AT, breg);
4870 /* Set mips_optimize around the lui instruction to avoid
4871 inserting an unnecessary nop after the lw. */
4872 hold_mips_optimize = mips_optimize;
4874 macro_build_lui (NULL, &icnt, &expr1, AT);
4875 mips_optimize = hold_mips_optimize;
4877 macro_build ((char *) NULL, &icnt, &expr1,
4878 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
4879 "t,r,j", AT, AT, (int) BFD_RELOC_LO16);
4880 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4881 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
4882 "d,v,t", tempreg, tempreg, AT);
4883 frag_var (rs_machine_dependent, 0, 0,
4884 RELAX_ENCODE (0, 0, -16 + off1, -8, 0, 0),
4885 offset_expr.X_add_symbol, 0, NULL);
4889 else if (mips_pic == SVR4_PIC)
4892 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
4893 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
4895 /* This is the large GOT case. If this is a reference to an
4896 external symbol, and there is no constant, we want
4897 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
4898 addu $tempreg,$tempreg,$gp
4899 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
4900 or if tempreg is PIC_CALL_REG
4901 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
4902 addu $tempreg,$tempreg,$gp
4903 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
4904 For a local symbol, we want
4905 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4907 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4909 If we have a small constant, and this is a reference to
4910 an external symbol, we want
4911 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
4912 addu $tempreg,$tempreg,$gp
4913 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
4915 addiu $tempreg,$tempreg,<constant>
4916 For a local symbol, we want
4917 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4919 addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16)
4921 If we have a large constant, and this is a reference to
4922 an external symbol, we want
4923 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
4924 addu $tempreg,$tempreg,$gp
4925 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
4926 lui $at,<hiconstant>
4927 addiu $at,$at,<loconstant>
4928 addu $tempreg,$tempreg,$at
4929 For a local symbol, we want
4930 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4931 lui $at,<hiconstant>
4932 addiu $at,$at,<loconstant> (BFD_RELOC_LO16)
4933 addu $tempreg,$tempreg,$at
4935 expr1.X_add_number = offset_expr.X_add_number;
4936 offset_expr.X_add_number = 0;
4938 if (reg_needs_delay (GP))
4942 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
4944 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
4945 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
4947 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
4948 tempreg, lui_reloc_type);
4949 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4950 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
4951 "d,v,t", tempreg, tempreg, GP);
4952 macro_build ((char *) NULL, &icnt, &offset_expr,
4953 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
4954 "t,o(b)", tempreg, lw_reloc_type, tempreg);
4955 if (expr1.X_add_number == 0)
4963 /* We're going to put in an addu instruction using
4964 tempreg, so we may as well insert the nop right
4966 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4971 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
4972 RELAX_ENCODE (12 + off, 12 + gpdel, gpdel,
4975 ? mips_opts.warn_about_macros
4977 offset_expr.X_add_symbol, 0, NULL);
4979 else if (expr1.X_add_number >= -0x8000
4980 && expr1.X_add_number < 0x8000)
4982 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4984 macro_build ((char *) NULL, &icnt, &expr1,
4985 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
4986 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
4988 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
4989 RELAX_ENCODE (20, 12 + gpdel, gpdel, 8 + gpdel, 0,
4991 ? mips_opts.warn_about_macros
4993 offset_expr.X_add_symbol, 0, NULL);
4999 /* If we are going to add in a base register, and the
5000 target register and the base register are the same,
5001 then we are using AT as a temporary register. Since
5002 we want to load the constant into AT, we add our
5003 current AT (from the global offset table) and the
5004 register into the register now, and pretend we were
5005 not using a base register. */
5013 assert (tempreg == AT);
5014 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5016 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5017 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5018 "d,v,t", treg, AT, breg);
5023 /* Set mips_optimize around the lui instruction to avoid
5024 inserting an unnecessary nop after the lw. */
5025 hold_mips_optimize = mips_optimize;
5027 macro_build_lui (NULL, &icnt, &expr1, AT);
5028 mips_optimize = hold_mips_optimize;
5030 macro_build ((char *) NULL, &icnt, &expr1,
5031 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5032 "t,r,j", AT, AT, (int) BFD_RELOC_LO16);
5033 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5034 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5035 "d,v,t", dreg, dreg, AT);
5037 p = frag_var (rs_machine_dependent, 16 + gpdel + adj, 0,
5038 RELAX_ENCODE (24 + adj, 16 + gpdel + adj, gpdel,
5041 ? mips_opts.warn_about_macros
5043 offset_expr.X_add_symbol, 0, NULL);
5050 /* This is needed because this instruction uses $gp, but
5051 the first instruction on the main stream does not. */
5052 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5055 macro_build (p, &icnt, &offset_expr,
5056 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5057 "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16, GP);
5059 if (expr1.X_add_number >= -0x8000
5060 && expr1.X_add_number < 0x8000)
5062 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5064 macro_build (p, &icnt, &expr1,
5065 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5066 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5067 /* FIXME: If add_number is 0, and there was no base
5068 register, the external symbol case ended with a load,
5069 so if the symbol turns out to not be external, and
5070 the next instruction uses tempreg, an unnecessary nop
5071 will be inserted. */
5077 /* We must add in the base register now, as in the
5078 external symbol case. */
5079 assert (tempreg == AT);
5080 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5082 macro_build (p, &icnt, (expressionS *) NULL,
5083 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5084 "d,v,t", treg, AT, breg);
5087 /* We set breg to 0 because we have arranged to add
5088 it in in both cases. */
5092 macro_build_lui (p, &icnt, &expr1, AT);
5094 macro_build (p, &icnt, &expr1,
5095 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5096 "t,r,j", AT, AT, (int) BFD_RELOC_LO16);
5098 macro_build (p, &icnt, (expressionS *) NULL,
5099 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5100 "d,v,t", tempreg, tempreg, AT);
5104 else if (mips_pic == EMBEDDED_PIC)
5107 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
5109 macro_build ((char *) NULL, &icnt, &offset_expr,
5110 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5111 "t,r,j", tempreg, GP, (int) BFD_RELOC_GPREL16);
5120 if (mips_pic == EMBEDDED_PIC || mips_pic == NO_PIC)
5121 s = (dbl || HAVE_64BIT_ADDRESSES) ? "daddu" : "addu";
5123 s = HAVE_64BIT_ADDRESSES ? "daddu" : "addu";
5125 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s,
5126 "d,v,t", treg, tempreg, breg);
5135 /* The j instruction may not be used in PIC code, since it
5136 requires an absolute address. We convert it to a b
5138 if (mips_pic == NO_PIC)
5139 macro_build ((char *) NULL, &icnt, &offset_expr, "j", "a");
5141 macro_build ((char *) NULL, &icnt, &offset_expr, "b", "p");
5144 /* The jal instructions must be handled as macros because when
5145 generating PIC code they expand to multi-instruction
5146 sequences. Normally they are simple instructions. */
5151 if (mips_pic == NO_PIC
5152 || mips_pic == EMBEDDED_PIC)
5153 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr",
5155 else if (mips_pic == SVR4_PIC)
5157 if (sreg != PIC_CALL_REG)
5158 as_warn (_("MIPS PIC call to register other than $25"));
5160 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr",
5164 if (mips_cprestore_offset < 0)
5165 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5168 if (! mips_frame_reg_valid)
5170 as_warn (_("No .frame pseudo-op used in PIC code"));
5171 /* Quiet this warning. */
5172 mips_frame_reg_valid = 1;
5174 if (! mips_cprestore_valid)
5176 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5177 /* Quiet this warning. */
5178 mips_cprestore_valid = 1;
5180 expr1.X_add_number = mips_cprestore_offset;
5181 macro_build ((char *) NULL, &icnt, &expr1,
5182 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)",
5183 GP, (int) BFD_RELOC_LO16, mips_frame_reg);
5193 if (mips_pic == NO_PIC)
5194 macro_build ((char *) NULL, &icnt, &offset_expr, "jal", "a");
5195 else if (mips_pic == SVR4_PIC)
5197 /* If this is a reference to an external symbol, and we are
5198 using a small GOT, we want
5199 lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
5203 lw $gp,cprestore($sp)
5204 The cprestore value is set using the .cprestore
5205 pseudo-op. If we are using a big GOT, we want
5206 lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5208 lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16)
5212 lw $gp,cprestore($sp)
5213 If the symbol is not external, we want
5214 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5216 addiu $25,$25,<sym> (BFD_RELOC_LO16)
5219 lw $gp,cprestore($sp) */
5223 macro_build ((char *) NULL, &icnt, &offset_expr,
5224 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5225 "t,o(b)", PIC_CALL_REG,
5226 (int) BFD_RELOC_MIPS_CALL16, GP);
5227 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5229 p = frag_var (rs_machine_dependent, 4, 0,
5230 RELAX_ENCODE (0, 4, -8, 0, 0, 0),
5231 offset_expr.X_add_symbol, 0, NULL);
5237 if (reg_needs_delay (GP))
5241 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
5242 PIC_CALL_REG, (int) BFD_RELOC_MIPS_CALL_HI16);
5243 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5244 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5245 "d,v,t", PIC_CALL_REG, PIC_CALL_REG, GP);
5246 macro_build ((char *) NULL, &icnt, &offset_expr,
5247 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5248 "t,o(b)", PIC_CALL_REG,
5249 (int) BFD_RELOC_MIPS_CALL_LO16, PIC_CALL_REG);
5250 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5252 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5253 RELAX_ENCODE (16, 12 + gpdel, gpdel, 8 + gpdel,
5255 offset_expr.X_add_symbol, 0, NULL);
5258 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5261 macro_build (p, &icnt, &offset_expr,
5262 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5263 "t,o(b)", PIC_CALL_REG,
5264 (int) BFD_RELOC_MIPS_GOT16, GP);
5266 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5269 macro_build (p, &icnt, &offset_expr,
5270 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5271 "t,r,j", PIC_CALL_REG, PIC_CALL_REG,
5272 (int) BFD_RELOC_LO16);
5273 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5274 "jalr", "s", PIC_CALL_REG);
5277 if (mips_cprestore_offset < 0)
5278 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5281 if (! mips_frame_reg_valid)
5283 as_warn (_("No .frame pseudo-op used in PIC code"));
5284 /* Quiet this warning. */
5285 mips_frame_reg_valid = 1;
5287 if (! mips_cprestore_valid)
5289 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5290 /* Quiet this warning. */
5291 mips_cprestore_valid = 1;
5293 if (mips_opts.noreorder)
5294 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5296 expr1.X_add_number = mips_cprestore_offset;
5297 macro_build ((char *) NULL, &icnt, &expr1,
5298 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)",
5299 GP, (int) BFD_RELOC_LO16, mips_frame_reg);
5303 else if (mips_pic == EMBEDDED_PIC)
5305 macro_build ((char *) NULL, &icnt, &offset_expr, "bal", "p");
5306 /* The linker may expand the call to a longer sequence which
5307 uses $at, so we must break rather than return. */
5332 /* Itbl support may require additional care here. */
5337 /* Itbl support may require additional care here. */
5342 /* Itbl support may require additional care here. */
5347 /* Itbl support may require additional care here. */
5359 if (mips_arch == CPU_R4650)
5361 as_bad (_("opcode not supported on this processor"));
5365 /* Itbl support may require additional care here. */
5370 /* Itbl support may require additional care here. */
5375 /* Itbl support may require additional care here. */
5395 if (breg == treg || coproc || lr)
5417 /* Itbl support may require additional care here. */
5422 /* Itbl support may require additional care here. */
5427 /* Itbl support may require additional care here. */
5432 /* Itbl support may require additional care here. */
5448 if (mips_arch == CPU_R4650)
5450 as_bad (_("opcode not supported on this processor"));
5455 /* Itbl support may require additional care here. */
5459 /* Itbl support may require additional care here. */
5464 /* Itbl support may require additional care here. */
5476 /* Itbl support may require additional care here. */
5477 if (mask == M_LWC1_AB
5478 || mask == M_SWC1_AB
5479 || mask == M_LDC1_AB
5480 || mask == M_SDC1_AB
5489 /* For embedded PIC, we allow loads where the offset is calculated
5490 by subtracting a symbol in the current segment from an unknown
5491 symbol, relative to a base register, e.g.:
5492 <op> $treg, <sym>-<localsym>($breg)
5493 This is used by the compiler for switch statements. */
5494 if (mips_pic == EMBEDDED_PIC
5495 && offset_expr.X_op == O_subtract
5496 && (symbol_constant_p (offset_expr.X_op_symbol)
5497 ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg
5498 : (symbol_equated_p (offset_expr.X_op_symbol)
5500 (symbol_get_value_expression (offset_expr.X_op_symbol)
5504 && (offset_expr.X_add_number == 0
5505 || OUTPUT_FLAVOR == bfd_target_elf_flavour))
5507 /* For this case, we output the instructions:
5508 lui $tempreg,<sym> (BFD_RELOC_PCREL_HI16_S)
5509 addiu $tempreg,$tempreg,$breg
5510 <op> $treg,<sym>($tempreg) (BFD_RELOC_PCREL_LO16)
5511 If the relocation would fit entirely in 16 bits, it would be
5513 <op> $treg,<sym>($breg) (BFD_RELOC_PCREL_LO16)
5514 instead, but that seems quite difficult. */
5515 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
5516 tempreg, (int) BFD_RELOC_PCREL_HI16_S);
5517 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5518 ((bfd_arch_bits_per_address (stdoutput) == 32
5519 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
5520 ? "addu" : "daddu"),
5521 "d,v,t", tempreg, tempreg, breg);
5522 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, treg,
5523 (int) BFD_RELOC_PCREL_LO16, tempreg);
5529 if (offset_expr.X_op != O_constant
5530 && offset_expr.X_op != O_symbol)
5532 as_bad (_("expression too complex"));
5533 offset_expr.X_op = O_constant;
5536 /* A constant expression in PIC code can be handled just as it
5537 is in non PIC code. */
5538 if (mips_pic == NO_PIC
5539 || offset_expr.X_op == O_constant)
5541 /* If this is a reference to a GP relative symbol, and there
5542 is no base register, we want
5543 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
5544 Otherwise, if there is no base register, we want
5545 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
5546 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5547 If we have a constant, we need two instructions anyhow,
5548 so we always use the latter form.
5550 If we have a base register, and this is a reference to a
5551 GP relative symbol, we want
5552 addu $tempreg,$breg,$gp
5553 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
5555 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
5556 addu $tempreg,$tempreg,$breg
5557 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5558 With a constant we always use the latter case.
5560 With 64bit address space and no base register and $at usable,
5562 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5563 lui $at,<sym> (BFD_RELOC_HI16_S)
5564 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5567 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5568 If we have a base register, we want
5569 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5570 lui $at,<sym> (BFD_RELOC_HI16_S)
5571 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5575 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5577 Without $at we can't generate the optimal path for superscalar
5578 processors here since this would require two temporary registers.
5579 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5580 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5582 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
5584 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5585 If we have a base register, we want
5586 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5587 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5589 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
5591 daddu $tempreg,$tempreg,$breg
5592 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5594 If we have 64-bit addresses, as an optimization, for
5595 addresses which are 32-bit constants (e.g. kseg0/kseg1
5596 addresses) we fall back to the 32-bit address generation
5597 mechanism since it is more efficient. This code should
5598 probably attempt to generate 64-bit constants more
5599 efficiently in general.
5601 if (HAVE_64BIT_ADDRESSES
5602 && !(offset_expr.X_op == O_constant
5603 && IS_SEXT_32BIT_NUM (offset_expr.X_add_number)))
5607 /* We don't do GP optimization for now because RELAX_ENCODE can't
5608 hold the data for such large chunks. */
5612 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
5613 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
5614 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
5615 AT, (int) BFD_RELOC_HI16_S);
5616 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
5617 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
5619 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
5620 "d,v,t", AT, AT, breg);
5621 macro_build (p, &icnt, (expressionS *) NULL, "dsll32",
5622 "d,w,<", tempreg, tempreg, 0);
5623 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
5624 "d,v,t", tempreg, tempreg, AT);
5625 macro_build (p, &icnt, &offset_expr, s,
5626 fmt, treg, (int) BFD_RELOC_LO16, tempreg);
5631 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
5632 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
5633 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
5634 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
5635 macro_build (p, &icnt, (expressionS *) NULL, "dsll",
5636 "d,w,<", tempreg, tempreg, 16);
5637 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
5638 tempreg, tempreg, (int) BFD_RELOC_HI16_S);
5639 macro_build (p, &icnt, (expressionS *) NULL, "dsll",
5640 "d,w,<", tempreg, tempreg, 16);
5642 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
5643 "d,v,t", tempreg, tempreg, breg);
5644 macro_build (p, &icnt, &offset_expr, s,
5645 fmt, treg, (int) BFD_RELOC_LO16, tempreg);
5653 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
5654 || nopic_need_relax (offset_expr.X_add_symbol, 1))
5659 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
5660 treg, (int) BFD_RELOC_GPREL16, GP);
5661 p = frag_var (rs_machine_dependent, 8, 0,
5662 RELAX_ENCODE (4, 8, 0, 4, 0,
5663 (mips_opts.warn_about_macros
5665 && mips_opts.noat))),
5666 offset_expr.X_add_symbol, 0, NULL);
5669 macro_build_lui (p, &icnt, &offset_expr, tempreg);
5672 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
5673 (int) BFD_RELOC_LO16, tempreg);
5677 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
5678 || nopic_need_relax (offset_expr.X_add_symbol, 1))
5683 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5684 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5685 "d,v,t", tempreg, breg, GP);
5686 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
5687 treg, (int) BFD_RELOC_GPREL16, tempreg);
5688 p = frag_var (rs_machine_dependent, 12, 0,
5689 RELAX_ENCODE (8, 12, 0, 8, 0, 0),
5690 offset_expr.X_add_symbol, 0, NULL);
5692 macro_build_lui (p, &icnt, &offset_expr, tempreg);
5695 macro_build (p, &icnt, (expressionS *) NULL,
5696 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5697 "d,v,t", tempreg, tempreg, breg);
5700 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
5701 (int) BFD_RELOC_LO16, tempreg);
5704 else if (mips_pic == SVR4_PIC && ! mips_big_got)
5706 /* If this is a reference to an external symbol, we want
5707 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5709 <op> $treg,0($tempreg)
5711 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5713 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5714 <op> $treg,0($tempreg)
5715 If there is a base register, we add it to $tempreg before
5716 the <op>. If there is a constant, we stick it in the
5717 <op> instruction. We don't handle constants larger than
5718 16 bits, because we have no way to load the upper 16 bits
5719 (actually, we could handle them for the subset of cases
5720 in which we are not using $at). */
5721 assert (offset_expr.X_op == O_symbol);
5722 expr1.X_add_number = offset_expr.X_add_number;
5723 offset_expr.X_add_number = 0;
5724 if (expr1.X_add_number < -0x8000
5725 || expr1.X_add_number >= 0x8000)
5726 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
5728 macro_build ((char *) NULL, &icnt, &offset_expr,
5729 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5730 "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16, GP);
5731 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
5732 p = frag_var (rs_machine_dependent, 4, 0,
5733 RELAX_ENCODE (0, 4, -8, 0, 0, 0),
5734 offset_expr.X_add_symbol, 0, NULL);
5735 macro_build (p, &icnt, &offset_expr,
5736 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5737 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5739 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5740 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5741 "d,v,t", tempreg, tempreg, breg);
5742 macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg,
5743 (int) BFD_RELOC_LO16, tempreg);
5745 else if (mips_pic == SVR4_PIC)
5749 /* If this is a reference to an external symbol, we want
5750 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5751 addu $tempreg,$tempreg,$gp
5752 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5753 <op> $treg,0($tempreg)
5755 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5757 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5758 <op> $treg,0($tempreg)
5759 If there is a base register, we add it to $tempreg before
5760 the <op>. If there is a constant, we stick it in the
5761 <op> instruction. We don't handle constants larger than
5762 16 bits, because we have no way to load the upper 16 bits
5763 (actually, we could handle them for the subset of cases
5764 in which we are not using $at). */
5765 assert (offset_expr.X_op == O_symbol);
5766 expr1.X_add_number = offset_expr.X_add_number;
5767 offset_expr.X_add_number = 0;
5768 if (expr1.X_add_number < -0x8000
5769 || expr1.X_add_number >= 0x8000)
5770 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
5771 if (reg_needs_delay (GP))
5776 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
5777 tempreg, (int) BFD_RELOC_MIPS_GOT_HI16);
5778 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5779 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5780 "d,v,t", tempreg, tempreg, GP);
5781 macro_build ((char *) NULL, &icnt, &offset_expr,
5782 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5783 "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT_LO16,
5785 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5786 RELAX_ENCODE (12, 12 + gpdel, gpdel, 8 + gpdel, 0, 0),
5787 offset_expr.X_add_symbol, 0, NULL);
5790 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5793 macro_build (p, &icnt, &offset_expr,
5794 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5795 "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16, GP);
5797 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5799 macro_build (p, &icnt, &offset_expr,
5800 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5801 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5803 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5804 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5805 "d,v,t", tempreg, tempreg, breg);
5806 macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg,
5807 (int) BFD_RELOC_LO16, tempreg);
5809 else if (mips_pic == EMBEDDED_PIC)
5811 /* If there is no base register, we want
5812 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
5813 If there is a base register, we want
5814 addu $tempreg,$breg,$gp
5815 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
5817 assert (offset_expr.X_op == O_symbol);
5820 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
5821 treg, (int) BFD_RELOC_GPREL16, GP);
5826 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5827 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5828 "d,v,t", tempreg, breg, GP);
5829 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
5830 treg, (int) BFD_RELOC_GPREL16, tempreg);
5843 load_register (&icnt, treg, &imm_expr, 0);
5847 load_register (&icnt, treg, &imm_expr, 1);
5851 if (imm_expr.X_op == O_constant)
5853 load_register (&icnt, AT, &imm_expr, 0);
5854 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5855 "mtc1", "t,G", AT, treg);
5860 assert (offset_expr.X_op == O_symbol
5861 && strcmp (segment_name (S_GET_SEGMENT
5862 (offset_expr.X_add_symbol)),
5864 && offset_expr.X_add_number == 0);
5865 macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
5866 treg, (int) BFD_RELOC_MIPS_LITERAL, GP);
5871 /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits
5872 wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high
5873 order 32 bits of the value and the low order 32 bits are either
5874 zero or in OFFSET_EXPR. */
5875 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
5877 if (HAVE_64BIT_GPRS)
5878 load_register (&icnt, treg, &imm_expr, 1);
5883 if (target_big_endian)
5895 load_register (&icnt, hreg, &imm_expr, 0);
5898 if (offset_expr.X_op == O_absent)
5899 move_register (&icnt, lreg, 0);
5902 assert (offset_expr.X_op == O_constant);
5903 load_register (&icnt, lreg, &offset_expr, 0);
5910 /* We know that sym is in the .rdata section. First we get the
5911 upper 16 bits of the address. */
5912 if (mips_pic == NO_PIC)
5914 macro_build_lui (NULL, &icnt, &offset_expr, AT);
5916 else if (mips_pic == SVR4_PIC)
5918 macro_build ((char *) NULL, &icnt, &offset_expr,
5919 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5920 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP);
5922 else if (mips_pic == EMBEDDED_PIC)
5924 /* For embedded PIC we pick up the entire address off $gp in
5925 a single instruction. */
5926 macro_build ((char *) NULL, &icnt, &offset_expr,
5927 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5928 "t,r,j", AT, GP, (int) BFD_RELOC_GPREL16);
5929 offset_expr.X_op = O_constant;
5930 offset_expr.X_add_number = 0;
5935 /* Now we load the register(s). */
5936 if (HAVE_64BIT_GPRS)
5937 macro_build ((char *) NULL, &icnt, &offset_expr, "ld", "t,o(b)",
5938 treg, (int) BFD_RELOC_LO16, AT);
5941 macro_build ((char *) NULL, &icnt, &offset_expr, "lw", "t,o(b)",
5942 treg, (int) BFD_RELOC_LO16, AT);
5945 /* FIXME: How in the world do we deal with the possible
5947 offset_expr.X_add_number += 4;
5948 macro_build ((char *) NULL, &icnt, &offset_expr, "lw", "t,o(b)",
5949 treg + 1, (int) BFD_RELOC_LO16, AT);
5953 /* To avoid confusion in tc_gen_reloc, we must ensure that this
5954 does not become a variant frag. */
5955 frag_wane (frag_now);
5961 /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits
5962 wide, IMM_EXPR is the entire value and the GPRs are known to be 64
5963 bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of
5964 the value and the low order 32 bits are either zero or in
5966 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
5968 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_FPRS);
5969 if (HAVE_64BIT_FPRS)
5971 assert (HAVE_64BIT_GPRS);
5972 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5973 "dmtc1", "t,S", AT, treg);
5977 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5978 "mtc1", "t,G", AT, treg + 1);
5979 if (offset_expr.X_op == O_absent)
5980 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5981 "mtc1", "t,G", 0, treg);
5984 assert (offset_expr.X_op == O_constant);
5985 load_register (&icnt, AT, &offset_expr, 0);
5986 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5987 "mtc1", "t,G", AT, treg);
5993 assert (offset_expr.X_op == O_symbol
5994 && offset_expr.X_add_number == 0);
5995 s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol));
5996 if (strcmp (s, ".lit8") == 0)
5998 if (mips_opts.isa != ISA_MIPS1)
6000 macro_build ((char *) NULL, &icnt, &offset_expr, "ldc1",
6001 "T,o(b)", treg, (int) BFD_RELOC_MIPS_LITERAL, GP);
6005 r = BFD_RELOC_MIPS_LITERAL;
6010 assert (strcmp (s, RDATA_SECTION_NAME) == 0);
6011 if (mips_pic == SVR4_PIC)
6012 macro_build ((char *) NULL, &icnt, &offset_expr,
6013 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
6014 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP);
6017 /* FIXME: This won't work for a 64 bit address. */
6018 macro_build_lui (NULL, &icnt, &offset_expr, AT);
6021 if (mips_opts.isa != ISA_MIPS1)
6023 macro_build ((char *) NULL, &icnt, &offset_expr, "ldc1",
6024 "T,o(b)", treg, (int) BFD_RELOC_LO16, AT);
6026 /* To avoid confusion in tc_gen_reloc, we must ensure
6027 that this does not become a variant frag. */
6028 frag_wane (frag_now);
6039 if (mips_arch == CPU_R4650)
6041 as_bad (_("opcode not supported on this processor"));
6044 /* Even on a big endian machine $fn comes before $fn+1. We have
6045 to adjust when loading from memory. */
6048 assert (mips_opts.isa == ISA_MIPS1);
6049 macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
6050 target_big_endian ? treg + 1 : treg,
6052 /* FIXME: A possible overflow which I don't know how to deal
6054 offset_expr.X_add_number += 4;
6055 macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
6056 target_big_endian ? treg : treg + 1,
6059 /* To avoid confusion in tc_gen_reloc, we must ensure that this
6060 does not become a variant frag. */
6061 frag_wane (frag_now);
6070 * The MIPS assembler seems to check for X_add_number not
6071 * being double aligned and generating:
6074 * addiu at,at,%lo(foo+1)
6077 * But, the resulting address is the same after relocation so why
6078 * generate the extra instruction?
6080 if (mips_arch == CPU_R4650)
6082 as_bad (_("opcode not supported on this processor"));
6085 /* Itbl support may require additional care here. */
6087 if (mips_opts.isa != ISA_MIPS1)
6098 if (mips_arch == CPU_R4650)
6100 as_bad (_("opcode not supported on this processor"));
6104 if (mips_opts.isa != ISA_MIPS1)
6112 /* Itbl support may require additional care here. */
6117 if (HAVE_64BIT_GPRS)
6128 if (HAVE_64BIT_GPRS)
6138 /* We do _not_ bother to allow embedded PIC (symbol-local_symbol)
6139 loads for the case of doing a pair of loads to simulate an 'ld'.
6140 This is not currently done by the compiler, and assembly coders
6141 writing embedded-pic code can cope. */
6143 if (offset_expr.X_op != O_symbol
6144 && offset_expr.X_op != O_constant)
6146 as_bad (_("expression too complex"));
6147 offset_expr.X_op = O_constant;
6150 /* Even on a big endian machine $fn comes before $fn+1. We have
6151 to adjust when loading from memory. We set coproc if we must
6152 load $fn+1 first. */
6153 /* Itbl support may require additional care here. */
6154 if (! target_big_endian)
6157 if (mips_pic == NO_PIC
6158 || offset_expr.X_op == O_constant)
6160 /* If this is a reference to a GP relative symbol, we want
6161 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
6162 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
6163 If we have a base register, we use this
6165 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
6166 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
6167 If this is not a GP relative symbol, we want
6168 lui $at,<sym> (BFD_RELOC_HI16_S)
6169 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6170 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6171 If there is a base register, we add it to $at after the
6172 lui instruction. If there is a constant, we always use
6174 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
6175 || nopic_need_relax (offset_expr.X_add_symbol, 1))
6194 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6195 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6196 "d,v,t", AT, breg, GP);
6202 /* Itbl support may require additional care here. */
6203 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6204 coproc ? treg + 1 : treg,
6205 (int) BFD_RELOC_GPREL16, tempreg);
6206 offset_expr.X_add_number += 4;
6208 /* Set mips_optimize to 2 to avoid inserting an
6210 hold_mips_optimize = mips_optimize;
6212 /* Itbl support may require additional care here. */
6213 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6214 coproc ? treg : treg + 1,
6215 (int) BFD_RELOC_GPREL16, tempreg);
6216 mips_optimize = hold_mips_optimize;
6218 p = frag_var (rs_machine_dependent, 12 + off, 0,
6219 RELAX_ENCODE (8 + off, 12 + off, 0, 4 + off, 1,
6220 used_at && mips_opts.noat),
6221 offset_expr.X_add_symbol, 0, NULL);
6223 /* We just generated two relocs. When tc_gen_reloc
6224 handles this case, it will skip the first reloc and
6225 handle the second. The second reloc already has an
6226 extra addend of 4, which we added above. We must
6227 subtract it out, and then subtract another 4 to make
6228 the first reloc come out right. The second reloc
6229 will come out right because we are going to add 4 to
6230 offset_expr when we build its instruction below.
6232 If we have a symbol, then we don't want to include
6233 the offset, because it will wind up being included
6234 when we generate the reloc. */
6236 if (offset_expr.X_op == O_constant)
6237 offset_expr.X_add_number -= 8;
6240 offset_expr.X_add_number = -4;
6241 offset_expr.X_op = O_constant;
6244 macro_build_lui (p, &icnt, &offset_expr, AT);
6249 macro_build (p, &icnt, (expressionS *) NULL,
6250 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6251 "d,v,t", AT, breg, AT);
6255 /* Itbl support may require additional care here. */
6256 macro_build (p, &icnt, &offset_expr, s, fmt,
6257 coproc ? treg + 1 : treg,
6258 (int) BFD_RELOC_LO16, AT);
6261 /* FIXME: How do we handle overflow here? */
6262 offset_expr.X_add_number += 4;
6263 /* Itbl support may require additional care here. */
6264 macro_build (p, &icnt, &offset_expr, s, fmt,
6265 coproc ? treg : treg + 1,
6266 (int) BFD_RELOC_LO16, AT);
6268 else if (mips_pic == SVR4_PIC && ! mips_big_got)
6272 /* If this is a reference to an external symbol, we want
6273 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6278 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6280 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6281 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6282 If there is a base register we add it to $at before the
6283 lwc1 instructions. If there is a constant we include it
6284 in the lwc1 instructions. */
6286 expr1.X_add_number = offset_expr.X_add_number;
6287 offset_expr.X_add_number = 0;
6288 if (expr1.X_add_number < -0x8000
6289 || expr1.X_add_number >= 0x8000 - 4)
6290 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6295 frag_grow (24 + off);
6296 macro_build ((char *) NULL, &icnt, &offset_expr,
6297 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
6298 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP);
6299 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
6301 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6302 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6303 "d,v,t", AT, breg, AT);
6304 /* Itbl support may require additional care here. */
6305 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6306 coproc ? treg + 1 : treg,
6307 (int) BFD_RELOC_LO16, AT);
6308 expr1.X_add_number += 4;
6310 /* Set mips_optimize to 2 to avoid inserting an undesired
6312 hold_mips_optimize = mips_optimize;
6314 /* Itbl support may require additional care here. */
6315 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6316 coproc ? treg : treg + 1,
6317 (int) BFD_RELOC_LO16, AT);
6318 mips_optimize = hold_mips_optimize;
6320 (void) frag_var (rs_machine_dependent, 0, 0,
6321 RELAX_ENCODE (0, 0, -16 - off, -8, 1, 0),
6322 offset_expr.X_add_symbol, 0, NULL);
6324 else if (mips_pic == SVR4_PIC)
6328 /* If this is a reference to an external symbol, we want
6329 lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6331 lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16)
6336 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6338 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6339 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6340 If there is a base register we add it to $at before the
6341 lwc1 instructions. If there is a constant we include it
6342 in the lwc1 instructions. */
6344 expr1.X_add_number = offset_expr.X_add_number;
6345 offset_expr.X_add_number = 0;
6346 if (expr1.X_add_number < -0x8000
6347 || expr1.X_add_number >= 0x8000 - 4)
6348 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6349 if (reg_needs_delay (GP))
6358 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
6359 AT, (int) BFD_RELOC_MIPS_GOT_HI16);
6360 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6361 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6362 "d,v,t", AT, AT, GP);
6363 macro_build ((char *) NULL, &icnt, &offset_expr,
6364 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
6365 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT_LO16, AT);
6366 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
6368 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6369 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6370 "d,v,t", AT, breg, AT);
6371 /* Itbl support may require additional care here. */
6372 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6373 coproc ? treg + 1 : treg,
6374 (int) BFD_RELOC_LO16, AT);
6375 expr1.X_add_number += 4;
6377 /* Set mips_optimize to 2 to avoid inserting an undesired
6379 hold_mips_optimize = mips_optimize;
6381 /* Itbl support may require additional care here. */
6382 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6383 coproc ? treg : treg + 1,
6384 (int) BFD_RELOC_LO16, AT);
6385 mips_optimize = hold_mips_optimize;
6386 expr1.X_add_number -= 4;
6388 p = frag_var (rs_machine_dependent, 16 + gpdel + off, 0,
6389 RELAX_ENCODE (24 + off, 16 + gpdel + off, gpdel,
6390 8 + gpdel + off, 1, 0),
6391 offset_expr.X_add_symbol, 0, NULL);
6394 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
6397 macro_build (p, &icnt, &offset_expr,
6398 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
6399 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP);
6401 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
6405 macro_build (p, &icnt, (expressionS *) NULL,
6406 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6407 "d,v,t", AT, breg, AT);
6410 /* Itbl support may require additional care here. */
6411 macro_build (p, &icnt, &expr1, s, fmt,
6412 coproc ? treg + 1 : treg,
6413 (int) BFD_RELOC_LO16, AT);
6415 expr1.X_add_number += 4;
6417 /* Set mips_optimize to 2 to avoid inserting an undesired
6419 hold_mips_optimize = mips_optimize;
6421 /* Itbl support may require additional care here. */
6422 macro_build (p, &icnt, &expr1, s, fmt,
6423 coproc ? treg : treg + 1,
6424 (int) BFD_RELOC_LO16, AT);
6425 mips_optimize = hold_mips_optimize;
6427 else if (mips_pic == EMBEDDED_PIC)
6429 /* If there is no base register, we use
6430 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
6431 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
6432 If we have a base register, we use
6434 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
6435 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
6444 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6445 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6446 "d,v,t", AT, breg, GP);
6451 /* Itbl support may require additional care here. */
6452 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6453 coproc ? treg + 1 : treg,
6454 (int) BFD_RELOC_GPREL16, tempreg);
6455 offset_expr.X_add_number += 4;
6456 /* Itbl support may require additional care here. */
6457 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6458 coproc ? treg : treg + 1,
6459 (int) BFD_RELOC_GPREL16, tempreg);
6475 assert (HAVE_32BIT_ADDRESSES);
6476 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
6477 (int) BFD_RELOC_LO16, breg);
6478 offset_expr.X_add_number += 4;
6479 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg + 1,
6480 (int) BFD_RELOC_LO16, breg);
6483 /* New code added to support COPZ instructions.
6484 This code builds table entries out of the macros in mip_opcodes.
6485 R4000 uses interlocks to handle coproc delays.
6486 Other chips (like the R3000) require nops to be inserted for delays.
6488 FIXME: Currently, we require that the user handle delays.
6489 In order to fill delay slots for non-interlocked chips,
6490 we must have a way to specify delays based on the coprocessor.
6491 Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc.
6492 What are the side-effects of the cop instruction?
6493 What cache support might we have and what are its effects?
6494 Both coprocessor & memory require delays. how long???
6495 What registers are read/set/modified?
6497 If an itbl is provided to interpret cop instructions,
6498 this knowledge can be encoded in the itbl spec. */
6512 /* For now we just do C (same as Cz). The parameter will be
6513 stored in insn_opcode by mips_ip. */
6514 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "C",
6519 move_register (&icnt, dreg, sreg);
6522 #ifdef LOSING_COMPILER
6524 /* Try and see if this is a new itbl instruction.
6525 This code builds table entries out of the macros in mip_opcodes.
6526 FIXME: For now we just assemble the expression and pass it's
6527 value along as a 32-bit immediate.
6528 We may want to have the assembler assemble this value,
6529 so that we gain the assembler's knowledge of delay slots,
6531 Would it be more efficient to use mask (id) here? */
6532 if (itbl_have_entries
6533 && (immed_expr = itbl_assemble (ip->insn_mo->name, "")))
6535 s = ip->insn_mo->name;
6537 coproc = ITBL_DECODE_PNUM (immed_expr);;
6538 macro_build ((char *) NULL, &icnt, &immed_expr, s, "C");
6545 as_warn (_("Macro used $at after \".set noat\""));
6550 struct mips_cl_insn *ip;
6552 register int treg, sreg, dreg, breg;
6568 bfd_reloc_code_real_type r;
6571 treg = (ip->insn_opcode >> 16) & 0x1f;
6572 dreg = (ip->insn_opcode >> 11) & 0x1f;
6573 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
6574 mask = ip->insn_mo->mask;
6576 expr1.X_op = O_constant;
6577 expr1.X_op_symbol = NULL;
6578 expr1.X_add_symbol = NULL;
6579 expr1.X_add_number = 1;
6583 #endif /* LOSING_COMPILER */
6588 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6589 dbl ? "dmultu" : "multu", "s,t", sreg, treg);
6590 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6597 /* The MIPS assembler some times generates shifts and adds. I'm
6598 not trying to be that fancy. GCC should do this for us
6600 load_register (&icnt, AT, &imm_expr, dbl);
6601 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6602 dbl ? "dmult" : "mult", "s,t", sreg, AT);
6603 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6617 mips_emit_delays (true);
6618 ++mips_opts.noreorder;
6619 mips_any_noreorder = 1;
6621 load_register (&icnt, AT, &imm_expr, dbl);
6622 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6623 dbl ? "dmult" : "mult", "s,t", sreg, imm ? AT : treg);
6624 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6626 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6627 dbl ? "dsra32" : "sra", "d,w,<", dreg, dreg, 31);
6628 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mfhi", "d",
6631 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "tne", "s,t",
6635 expr1.X_add_number = 8;
6636 macro_build ((char *) NULL, &icnt, &expr1, "beq", "s,t,p", dreg,
6638 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
6640 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
6643 --mips_opts.noreorder;
6644 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d", dreg);
6657 mips_emit_delays (true);
6658 ++mips_opts.noreorder;
6659 mips_any_noreorder = 1;
6661 load_register (&icnt, AT, &imm_expr, dbl);
6662 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6663 dbl ? "dmultu" : "multu",
6664 "s,t", sreg, imm ? AT : treg);
6665 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mfhi", "d",
6667 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6670 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "tne", "s,t",
6674 expr1.X_add_number = 8;
6675 macro_build ((char *) NULL, &icnt, &expr1, "beq", "s,t,p", AT, 0);
6676 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
6678 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
6681 --mips_opts.noreorder;
6685 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "subu",
6686 "d,v,t", AT, 0, treg);
6687 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srlv",
6688 "d,t,s", AT, sreg, AT);
6689 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sllv",
6690 "d,t,s", dreg, sreg, treg);
6691 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
6692 "d,v,t", dreg, dreg, AT);
6696 if (imm_expr.X_op != O_constant)
6697 as_bad (_("rotate count too large"));
6698 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
6699 AT, sreg, (int) (imm_expr.X_add_number & 0x1f));
6700 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl", "d,w,<",
6701 dreg, sreg, (int) ((0 - imm_expr.X_add_number) & 0x1f));
6702 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
6707 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "subu",
6708 "d,v,t", AT, 0, treg);
6709 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sllv",
6710 "d,t,s", AT, sreg, AT);
6711 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srlv",
6712 "d,t,s", dreg, sreg, treg);
6713 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
6714 "d,v,t", dreg, dreg, AT);
6718 if (imm_expr.X_op != O_constant)
6719 as_bad (_("rotate count too large"));
6720 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl", "d,w,<",
6721 AT, sreg, (int) (imm_expr.X_add_number & 0x1f));
6722 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
6723 dreg, sreg, (int) ((0 - imm_expr.X_add_number) & 0x1f));
6724 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
6729 if (mips_arch == CPU_R4650)
6731 as_bad (_("opcode not supported on this processor"));
6734 assert (mips_opts.isa == ISA_MIPS1);
6735 /* Even on a big endian machine $fn comes before $fn+1. We have
6736 to adjust when storing to memory. */
6737 macro_build ((char *) NULL, &icnt, &offset_expr, "swc1", "T,o(b)",
6738 target_big_endian ? treg + 1 : treg,
6739 (int) BFD_RELOC_LO16, breg);
6740 offset_expr.X_add_number += 4;
6741 macro_build ((char *) NULL, &icnt, &offset_expr, "swc1", "T,o(b)",
6742 target_big_endian ? treg : treg + 1,
6743 (int) BFD_RELOC_LO16, breg);
6748 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
6749 treg, (int) BFD_RELOC_LO16);
6751 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
6752 sreg, (int) BFD_RELOC_LO16);
6755 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
6756 "d,v,t", dreg, sreg, treg);
6757 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
6758 dreg, (int) BFD_RELOC_LO16);
6763 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
6765 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
6766 sreg, (int) BFD_RELOC_LO16);
6771 as_warn (_("Instruction %s: result is always false"),
6773 move_register (&icnt, dreg, 0);
6776 if (imm_expr.X_op == O_constant
6777 && imm_expr.X_add_number >= 0
6778 && imm_expr.X_add_number < 0x10000)
6780 macro_build ((char *) NULL, &icnt, &imm_expr, "xori", "t,r,i", dreg,
6781 sreg, (int) BFD_RELOC_LO16);
6784 else if (imm_expr.X_op == O_constant
6785 && imm_expr.X_add_number > -0x8000
6786 && imm_expr.X_add_number < 0)
6788 imm_expr.X_add_number = -imm_expr.X_add_number;
6789 macro_build ((char *) NULL, &icnt, &imm_expr,
6790 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
6791 "t,r,j", dreg, sreg,
6792 (int) BFD_RELOC_LO16);
6797 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6798 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
6799 "d,v,t", dreg, sreg, AT);
6802 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, dreg,
6803 (int) BFD_RELOC_LO16);
6808 case M_SGE: /* sreg >= treg <==> not (sreg < treg) */
6814 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
6816 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
6817 (int) BFD_RELOC_LO16);
6820 case M_SGE_I: /* sreg >= I <==> not (sreg < I) */
6822 if (imm_expr.X_op == O_constant
6823 && imm_expr.X_add_number >= -0x8000
6824 && imm_expr.X_add_number < 0x8000)
6826 macro_build ((char *) NULL, &icnt, &imm_expr,
6827 mask == M_SGE_I ? "slti" : "sltiu",
6828 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
6833 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6834 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6835 mask == M_SGE_I ? "slt" : "sltu", "d,v,t", dreg, sreg,
6839 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
6840 (int) BFD_RELOC_LO16);
6845 case M_SGT: /* sreg > treg <==> treg < sreg */
6851 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
6855 case M_SGT_I: /* sreg > I <==> I < sreg */
6861 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6862 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
6866 case M_SLE: /* sreg <= treg <==> treg >= sreg <==> not (treg < sreg) */
6872 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
6874 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
6875 (int) BFD_RELOC_LO16);
6878 case M_SLE_I: /* sreg <= I <==> I >= sreg <==> not (I < sreg) */
6884 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6885 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
6887 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
6888 (int) BFD_RELOC_LO16);
6892 if (imm_expr.X_op == O_constant
6893 && imm_expr.X_add_number >= -0x8000
6894 && imm_expr.X_add_number < 0x8000)
6896 macro_build ((char *) NULL, &icnt, &imm_expr, "slti", "t,r,j",
6897 dreg, sreg, (int) BFD_RELOC_LO16);
6900 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6901 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
6906 if (imm_expr.X_op == O_constant
6907 && imm_expr.X_add_number >= -0x8000
6908 && imm_expr.X_add_number < 0x8000)
6910 macro_build ((char *) NULL, &icnt, &imm_expr, "sltiu", "t,r,j",
6911 dreg, sreg, (int) BFD_RELOC_LO16);
6914 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6915 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
6916 "d,v,t", dreg, sreg, AT);
6921 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
6922 "d,v,t", dreg, 0, treg);
6924 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
6925 "d,v,t", dreg, 0, sreg);
6928 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
6929 "d,v,t", dreg, sreg, treg);
6930 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
6931 "d,v,t", dreg, 0, dreg);
6936 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
6938 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
6939 "d,v,t", dreg, 0, sreg);
6944 as_warn (_("Instruction %s: result is always true"),
6946 macro_build ((char *) NULL, &icnt, &expr1,
6947 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
6948 "t,r,j", dreg, 0, (int) BFD_RELOC_LO16);
6951 if (imm_expr.X_op == O_constant
6952 && imm_expr.X_add_number >= 0
6953 && imm_expr.X_add_number < 0x10000)
6955 macro_build ((char *) NULL, &icnt, &imm_expr, "xori", "t,r,i",
6956 dreg, sreg, (int) BFD_RELOC_LO16);
6959 else if (imm_expr.X_op == O_constant
6960 && imm_expr.X_add_number > -0x8000
6961 && imm_expr.X_add_number < 0)
6963 imm_expr.X_add_number = -imm_expr.X_add_number;
6964 macro_build ((char *) NULL, &icnt, &imm_expr,
6965 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
6966 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
6971 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
6972 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
6973 "d,v,t", dreg, sreg, AT);
6976 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
6977 "d,v,t", dreg, 0, dreg);
6985 if (imm_expr.X_op == O_constant
6986 && imm_expr.X_add_number > -0x8000
6987 && imm_expr.X_add_number <= 0x8000)
6989 imm_expr.X_add_number = -imm_expr.X_add_number;
6990 macro_build ((char *) NULL, &icnt, &imm_expr,
6991 dbl ? "daddi" : "addi",
6992 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
6995 load_register (&icnt, AT, &imm_expr, dbl);
6996 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6997 dbl ? "dsub" : "sub", "d,v,t", dreg, sreg, AT);
7003 if (imm_expr.X_op == O_constant
7004 && imm_expr.X_add_number > -0x8000
7005 && imm_expr.X_add_number <= 0x8000)
7007 imm_expr.X_add_number = -imm_expr.X_add_number;
7008 macro_build ((char *) NULL, &icnt, &imm_expr,
7009 dbl ? "daddiu" : "addiu",
7010 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
7013 load_register (&icnt, AT, &imm_expr, dbl);
7014 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7015 dbl ? "dsubu" : "subu", "d,v,t", dreg, sreg, AT);
7036 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
7037 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "s,t", sreg,
7043 assert (mips_opts.isa == ISA_MIPS1);
7044 sreg = (ip->insn_opcode >> 11) & 0x1f; /* floating reg */
7045 dreg = (ip->insn_opcode >> 06) & 0x1f; /* floating reg */
7048 * Is the double cfc1 instruction a bug in the mips assembler;
7049 * or is there a reason for it?
7051 mips_emit_delays (true);
7052 ++mips_opts.noreorder;
7053 mips_any_noreorder = 1;
7054 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "cfc1", "t,G",
7056 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "cfc1", "t,G",
7058 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
7059 expr1.X_add_number = 3;
7060 macro_build ((char *) NULL, &icnt, &expr1, "ori", "t,r,i", AT, treg,
7061 (int) BFD_RELOC_LO16);
7062 expr1.X_add_number = 2;
7063 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", AT, AT,
7064 (int) BFD_RELOC_LO16);
7065 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "ctc1", "t,G",
7067 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
7068 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7069 mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s", "D,S", dreg, sreg);
7070 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "ctc1", "t,G",
7072 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
7073 --mips_opts.noreorder;
7082 if (offset_expr.X_add_number >= 0x7fff)
7083 as_bad (_("operand overflow"));
7084 /* avoid load delay */
7085 if (! target_big_endian)
7086 offset_expr.X_add_number += 1;
7087 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7088 (int) BFD_RELOC_LO16, breg);
7089 if (! target_big_endian)
7090 offset_expr.X_add_number -= 1;
7092 offset_expr.X_add_number += 1;
7093 macro_build ((char *) NULL, &icnt, &offset_expr, "lbu", "t,o(b)", AT,
7094 (int) BFD_RELOC_LO16, breg);
7095 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
7097 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
7111 if (offset_expr.X_add_number >= 0x8000 - off)
7112 as_bad (_("operand overflow"));
7113 if (! target_big_endian)
7114 offset_expr.X_add_number += off;
7115 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7116 (int) BFD_RELOC_LO16, breg);
7117 if (! target_big_endian)
7118 offset_expr.X_add_number -= off;
7120 offset_expr.X_add_number += off;
7121 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "t,o(b)", treg,
7122 (int) BFD_RELOC_LO16, breg);
7136 load_address (&icnt, AT, &offset_expr, HAVE_64BIT_ADDRESSES, &used_at);
7138 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7139 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
7140 "d,v,t", AT, AT, breg);
7141 if (! target_big_endian)
7142 expr1.X_add_number = off;
7144 expr1.X_add_number = 0;
7145 macro_build ((char *) NULL, &icnt, &expr1, s, "t,o(b)", treg,
7146 (int) BFD_RELOC_LO16, AT);
7147 if (! target_big_endian)
7148 expr1.X_add_number = 0;
7150 expr1.X_add_number = off;
7151 macro_build ((char *) NULL, &icnt, &expr1, s2, "t,o(b)", treg,
7152 (int) BFD_RELOC_LO16, AT);
7158 load_address (&icnt, AT, &offset_expr, HAVE_64BIT_ADDRESSES, &used_at);
7160 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7161 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
7162 "d,v,t", AT, AT, breg);
7163 if (target_big_endian)
7164 expr1.X_add_number = 0;
7165 macro_build ((char *) NULL, &icnt, &expr1,
7166 mask == M_ULH_A ? "lb" : "lbu", "t,o(b)", treg,
7167 (int) BFD_RELOC_LO16, AT);
7168 if (target_big_endian)
7169 expr1.X_add_number = 1;
7171 expr1.X_add_number = 0;
7172 macro_build ((char *) NULL, &icnt, &expr1, "lbu", "t,o(b)", AT,
7173 (int) BFD_RELOC_LO16, AT);
7174 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
7176 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
7181 if (offset_expr.X_add_number >= 0x7fff)
7182 as_bad (_("operand overflow"));
7183 if (target_big_endian)
7184 offset_expr.X_add_number += 1;
7185 macro_build ((char *) NULL, &icnt, &offset_expr, "sb", "t,o(b)", treg,
7186 (int) BFD_RELOC_LO16, breg);
7187 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl", "d,w,<",
7189 if (target_big_endian)
7190 offset_expr.X_add_number -= 1;
7192 offset_expr.X_add_number += 1;
7193 macro_build ((char *) NULL, &icnt, &offset_expr, "sb", "t,o(b)", AT,
7194 (int) BFD_RELOC_LO16, breg);
7207 if (offset_expr.X_add_number >= 0x8000 - off)
7208 as_bad (_("operand overflow"));
7209 if (! target_big_endian)
7210 offset_expr.X_add_number += off;
7211 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7212 (int) BFD_RELOC_LO16, breg);
7213 if (! target_big_endian)
7214 offset_expr.X_add_number -= off;
7216 offset_expr.X_add_number += off;
7217 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "t,o(b)", treg,
7218 (int) BFD_RELOC_LO16, breg);
7232 load_address (&icnt, AT, &offset_expr, HAVE_64BIT_ADDRESSES, &used_at);
7234 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7235 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
7236 "d,v,t", AT, AT, breg);
7237 if (! target_big_endian)
7238 expr1.X_add_number = off;
7240 expr1.X_add_number = 0;
7241 macro_build ((char *) NULL, &icnt, &expr1, s, "t,o(b)", treg,
7242 (int) BFD_RELOC_LO16, AT);
7243 if (! target_big_endian)
7244 expr1.X_add_number = 0;
7246 expr1.X_add_number = off;
7247 macro_build ((char *) NULL, &icnt, &expr1, s2, "t,o(b)", treg,
7248 (int) BFD_RELOC_LO16, AT);
7253 load_address (&icnt, AT, &offset_expr, HAVE_64BIT_ADDRESSES, &used_at);
7255 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7256 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
7257 "d,v,t", AT, AT, breg);
7258 if (! target_big_endian)
7259 expr1.X_add_number = 0;
7260 macro_build ((char *) NULL, &icnt, &expr1, "sb", "t,o(b)", treg,
7261 (int) BFD_RELOC_LO16, AT);
7262 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl", "d,w,<",
7264 if (! target_big_endian)
7265 expr1.X_add_number = 1;
7267 expr1.X_add_number = 0;
7268 macro_build ((char *) NULL, &icnt, &expr1, "sb", "t,o(b)", treg,
7269 (int) BFD_RELOC_LO16, AT);
7270 if (! target_big_endian)
7271 expr1.X_add_number = 0;
7273 expr1.X_add_number = 1;
7274 macro_build ((char *) NULL, &icnt, &expr1, "lbu", "t,o(b)", AT,
7275 (int) BFD_RELOC_LO16, AT);
7276 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
7278 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
7283 /* FIXME: Check if this is one of the itbl macros, since they
7284 are added dynamically. */
7285 as_bad (_("Macro %s not implemented yet"), ip->insn_mo->name);
7289 as_warn (_("Macro used $at after \".set noat\""));
7292 /* Implement macros in mips16 mode. */
7296 struct mips_cl_insn *ip;
7299 int xreg, yreg, zreg, tmp;
7303 const char *s, *s2, *s3;
7305 mask = ip->insn_mo->mask;
7307 xreg = (ip->insn_opcode >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
7308 yreg = (ip->insn_opcode >> MIPS16OP_SH_RY) & MIPS16OP_MASK_RY;
7309 zreg = (ip->insn_opcode >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
7313 expr1.X_op = O_constant;
7314 expr1.X_op_symbol = NULL;
7315 expr1.X_add_symbol = NULL;
7316 expr1.X_add_number = 1;
7335 mips_emit_delays (true);
7336 ++mips_opts.noreorder;
7337 mips_any_noreorder = 1;
7338 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7339 dbl ? "ddiv" : "div",
7340 "0,x,y", xreg, yreg);
7341 expr1.X_add_number = 2;
7342 macro_build ((char *) NULL, &icnt, &expr1, "bnez", "x,p", yreg);
7343 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break", "6",
7346 /* FIXME: The normal code checks for of -1 / -0x80000000 here,
7347 since that causes an overflow. We should do that as well,
7348 but I don't see how to do the comparisons without a temporary
7350 --mips_opts.noreorder;
7351 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "x", zreg);
7370 mips_emit_delays (true);
7371 ++mips_opts.noreorder;
7372 mips_any_noreorder = 1;
7373 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "0,x,y",
7375 expr1.X_add_number = 2;
7376 macro_build ((char *) NULL, &icnt, &expr1, "bnez", "x,p", yreg);
7377 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
7379 --mips_opts.noreorder;
7380 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "x", zreg);
7386 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7387 dbl ? "dmultu" : "multu", "x,y", xreg, yreg);
7388 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "x",
7397 if (imm_expr.X_op != O_constant)
7398 as_bad (_("Unsupported large constant"));
7399 imm_expr.X_add_number = -imm_expr.X_add_number;
7400 macro_build ((char *) NULL, &icnt, &imm_expr,
7401 dbl ? "daddiu" : "addiu", "y,x,4", yreg, xreg);
7405 if (imm_expr.X_op != O_constant)
7406 as_bad (_("Unsupported large constant"));
7407 imm_expr.X_add_number = -imm_expr.X_add_number;
7408 macro_build ((char *) NULL, &icnt, &imm_expr, "addiu",
7413 if (imm_expr.X_op != O_constant)
7414 as_bad (_("Unsupported large constant"));
7415 imm_expr.X_add_number = -imm_expr.X_add_number;
7416 macro_build ((char *) NULL, &icnt, &imm_expr, "daddiu",
7439 goto do_reverse_branch;
7443 goto do_reverse_branch;
7455 goto do_reverse_branch;
7466 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "x,y",
7468 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "p");
7495 goto do_addone_branch_i;
7500 goto do_addone_branch_i;
7515 goto do_addone_branch_i;
7522 if (imm_expr.X_op != O_constant)
7523 as_bad (_("Unsupported large constant"));
7524 ++imm_expr.X_add_number;
7527 macro_build ((char *) NULL, &icnt, &imm_expr, s, s3, xreg);
7528 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "p");
7532 expr1.X_add_number = 0;
7533 macro_build ((char *) NULL, &icnt, &expr1, "slti", "x,8", yreg);
7535 move_register (&icnt, xreg, yreg);
7536 expr1.X_add_number = 2;
7537 macro_build ((char *) NULL, &icnt, &expr1, "bteqz", "p");
7538 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7539 "neg", "x,w", xreg, xreg);
7543 /* For consistency checking, verify that all bits are specified either
7544 by the match/mask part of the instruction definition, or by the
7547 validate_mips_insn (opc)
7548 const struct mips_opcode *opc;
7550 const char *p = opc->args;
7552 unsigned long used_bits = opc->mask;
7554 if ((used_bits & opc->match) != opc->match)
7556 as_bad (_("internal: bad mips opcode (mask error): %s %s"),
7557 opc->name, opc->args);
7560 #define USE_BITS(mask,shift) (used_bits |= ((mask) << (shift)))
7567 case '<': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
7568 case '>': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
7570 case 'B': USE_BITS (OP_MASK_CODE20, OP_SH_CODE20); break;
7571 case 'C': USE_BITS (OP_MASK_COPZ, OP_SH_COPZ); break;
7572 case 'D': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
7573 case 'E': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
7575 case 'G': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
7576 case 'H': USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
7578 case 'J': USE_BITS (OP_MASK_CODE19, OP_SH_CODE19); break;
7580 case 'M': USE_BITS (OP_MASK_CCC, OP_SH_CCC); break;
7581 case 'N': USE_BITS (OP_MASK_BCC, OP_SH_BCC); break;
7582 case 'R': USE_BITS (OP_MASK_FR, OP_SH_FR); break;
7583 case 'S': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
7584 case 'T': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
7585 case 'V': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
7586 case 'W': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
7587 case 'a': USE_BITS (OP_MASK_TARGET, OP_SH_TARGET); break;
7588 case 'b': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
7589 case 'c': USE_BITS (OP_MASK_CODE, OP_SH_CODE); break;
7590 case 'd': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
7592 case 'h': USE_BITS (OP_MASK_PREFX, OP_SH_PREFX); break;
7593 case 'i': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
7594 case 'j': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
7595 case 'k': USE_BITS (OP_MASK_CACHE, OP_SH_CACHE); break;
7597 case 'o': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
7598 case 'p': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
7599 case 'q': USE_BITS (OP_MASK_CODE2, OP_SH_CODE2); break;
7600 case 'r': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
7601 case 's': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
7602 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
7603 case 'u': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
7604 case 'v': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
7605 case 'w': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
7608 case 'P': USE_BITS (OP_MASK_PERFREG, OP_SH_PERFREG); break;
7609 case 'U': USE_BITS (OP_MASK_RD, OP_SH_RD);
7610 USE_BITS (OP_MASK_RT, OP_SH_RT); break;
7612 as_bad (_("internal: bad mips opcode (unknown operand type `%c'): %s %s"),
7613 c, opc->name, opc->args);
7617 if (used_bits != 0xffffffff)
7619 as_bad (_("internal: bad mips opcode (bits 0x%lx undefined): %s %s"),
7620 ~used_bits & 0xffffffff, opc->name, opc->args);
7626 /* This routine assembles an instruction into its binary format. As a
7627 side effect, it sets one of the global variables imm_reloc or
7628 offset_reloc to the type of relocation to do if one of the operands
7629 is an address expression. */
7634 struct mips_cl_insn *ip;
7639 struct mips_opcode *insn;
7642 unsigned int lastregno = 0;
7648 /* If the instruction contains a '.', we first try to match an instruction
7649 including the '.'. Then we try again without the '.'. */
7651 for (s = str; *s != '\0' && !ISSPACE (*s); ++s)
7654 /* If we stopped on whitespace, then replace the whitespace with null for
7655 the call to hash_find. Save the character we replaced just in case we
7656 have to re-parse the instruction. */
7663 insn = (struct mips_opcode *) hash_find (op_hash, str);
7665 /* If we didn't find the instruction in the opcode table, try again, but
7666 this time with just the instruction up to, but not including the
7670 /* Restore the character we overwrite above (if any). */
7674 /* Scan up to the first '.' or whitespace. */
7676 *s != '\0' && *s != '.' && !ISSPACE (*s);
7680 /* If we did not find a '.', then we can quit now. */
7683 insn_error = "unrecognized opcode";
7687 /* Lookup the instruction in the hash table. */
7689 if ((insn = (struct mips_opcode *) hash_find (op_hash, str)) == NULL)
7691 insn_error = "unrecognized opcode";
7701 assert (strcmp (insn->name, str) == 0);
7703 if (OPCODE_IS_MEMBER (insn,
7705 | (mips_opts.ase_mips3d ? INSN_MIPS3D : 0)),
7711 if (insn->pinfo != INSN_MACRO)
7713 if (mips_arch == CPU_R4650 && (insn->pinfo & FP_D) != 0)
7719 if (insn + 1 < &mips_opcodes[NUMOPCODES]
7720 && strcmp (insn->name, insn[1].name) == 0)
7729 static char buf[100];
7731 _("opcode not supported on this processor: %s (%s)"),
7732 mips_cpu_to_str (mips_arch),
7733 mips_isa_to_str (mips_opts.isa));
7744 ip->insn_opcode = insn->match;
7746 for (args = insn->args;; ++args)
7748 s += strspn (s, " \t");
7751 case '\0': /* end of args */
7764 ip->insn_opcode |= lastregno << OP_SH_RS;
7768 ip->insn_opcode |= lastregno << OP_SH_RT;
7772 ip->insn_opcode |= lastregno << OP_SH_FT;
7776 ip->insn_opcode |= lastregno << OP_SH_FS;
7782 /* Handle optional base register.
7783 Either the base register is omitted or
7784 we must have a left paren. */
7785 /* This is dependent on the next operand specifier
7786 is a base register specification. */
7787 assert (args[1] == 'b' || args[1] == '5'
7788 || args[1] == '-' || args[1] == '4');
7792 case ')': /* these must match exactly */
7797 case '<': /* must be at least one digit */
7799 * According to the manual, if the shift amount is greater
7800 * than 31 or less than 0, then the shift amount should be
7801 * mod 32. In reality the mips assembler issues an error.
7802 * We issue a warning and mask out all but the low 5 bits.
7804 my_getExpression (&imm_expr, s);
7805 check_absolute_expr (ip, &imm_expr);
7806 if ((unsigned long) imm_expr.X_add_number > 31)
7808 as_warn (_("Improper shift amount (%ld)"),
7809 (long) imm_expr.X_add_number);
7810 imm_expr.X_add_number &= OP_MASK_SHAMT;
7812 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_SHAMT;
7813 imm_expr.X_op = O_absent;
7817 case '>': /* shift amount minus 32 */
7818 my_getExpression (&imm_expr, s);
7819 check_absolute_expr (ip, &imm_expr);
7820 if ((unsigned long) imm_expr.X_add_number < 32
7821 || (unsigned long) imm_expr.X_add_number > 63)
7823 ip->insn_opcode |= (imm_expr.X_add_number - 32) << OP_SH_SHAMT;
7824 imm_expr.X_op = O_absent;
7828 case 'k': /* cache code */
7829 case 'h': /* prefx code */
7830 my_getExpression (&imm_expr, s);
7831 check_absolute_expr (ip, &imm_expr);
7832 if ((unsigned long) imm_expr.X_add_number > 31)
7834 as_warn (_("Invalid value for `%s' (%lu)"),
7836 (unsigned long) imm_expr.X_add_number);
7837 imm_expr.X_add_number &= 0x1f;
7840 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CACHE;
7842 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_PREFX;
7843 imm_expr.X_op = O_absent;
7847 case 'c': /* break code */
7848 my_getExpression (&imm_expr, s);
7849 check_absolute_expr (ip, &imm_expr);
7850 if ((unsigned) imm_expr.X_add_number > 1023)
7852 as_warn (_("Illegal break code (%ld)"),
7853 (long) imm_expr.X_add_number);
7854 imm_expr.X_add_number &= OP_MASK_CODE;
7856 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE;
7857 imm_expr.X_op = O_absent;
7861 case 'q': /* lower break code */
7862 my_getExpression (&imm_expr, s);
7863 check_absolute_expr (ip, &imm_expr);
7864 if ((unsigned) imm_expr.X_add_number > 1023)
7866 as_warn (_("Illegal lower break code (%ld)"),
7867 (long) imm_expr.X_add_number);
7868 imm_expr.X_add_number &= OP_MASK_CODE2;
7870 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE2;
7871 imm_expr.X_op = O_absent;
7875 case 'B': /* 20-bit syscall/break code. */
7876 my_getExpression (&imm_expr, s);
7877 check_absolute_expr (ip, &imm_expr);
7878 if ((unsigned) imm_expr.X_add_number > OP_MASK_CODE20)
7879 as_warn (_("Illegal 20-bit code (%ld)"),
7880 (long) imm_expr.X_add_number);
7881 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE20;
7882 imm_expr.X_op = O_absent;
7886 case 'C': /* Coprocessor code */
7887 my_getExpression (&imm_expr, s);
7888 check_absolute_expr (ip, &imm_expr);
7889 if ((unsigned long) imm_expr.X_add_number >= (1<<25))
7891 as_warn (_("Coproccesor code > 25 bits (%ld)"),
7892 (long) imm_expr.X_add_number);
7893 imm_expr.X_add_number &= ((1<<25) - 1);
7895 ip->insn_opcode |= imm_expr.X_add_number;
7896 imm_expr.X_op = O_absent;
7900 case 'J': /* 19-bit wait code. */
7901 my_getExpression (&imm_expr, s);
7902 check_absolute_expr (ip, &imm_expr);
7903 if ((unsigned) imm_expr.X_add_number > OP_MASK_CODE19)
7904 as_warn (_("Illegal 19-bit code (%ld)"),
7905 (long) imm_expr.X_add_number);
7906 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE19;
7907 imm_expr.X_op = O_absent;
7911 case 'P': /* Performance register */
7912 my_getExpression (&imm_expr, s);
7913 check_absolute_expr (ip, &imm_expr);
7914 if (imm_expr.X_add_number != 0 && imm_expr.X_add_number != 1)
7916 as_warn (_("Invalid performance register (%ld)"),
7917 (long) imm_expr.X_add_number);
7918 imm_expr.X_add_number &= OP_MASK_PERFREG;
7920 ip->insn_opcode |= (imm_expr.X_add_number << OP_SH_PERFREG);
7921 imm_expr.X_op = O_absent;
7925 case 'b': /* base register */
7926 case 'd': /* destination register */
7927 case 's': /* source register */
7928 case 't': /* target register */
7929 case 'r': /* both target and source */
7930 case 'v': /* both dest and source */
7931 case 'w': /* both dest and target */
7932 case 'E': /* coprocessor target register */
7933 case 'G': /* coprocessor destination register */
7934 case 'x': /* ignore register name */
7935 case 'z': /* must be zero register */
7936 case 'U': /* destination register (clo/clz). */
7951 while (ISDIGIT (*s));
7953 as_bad (_("Invalid register number (%d)"), regno);
7955 else if (*args == 'E' || *args == 'G')
7959 if (s[1] == 'f' && s[2] == 'p')
7964 else if (s[1] == 's' && s[2] == 'p')
7969 else if (s[1] == 'g' && s[2] == 'p')
7974 else if (s[1] == 'a' && s[2] == 't')
7979 else if (s[1] == 'k' && s[2] == 't' && s[3] == '0')
7984 else if (s[1] == 'k' && s[2] == 't' && s[3] == '1')
7989 else if (itbl_have_entries)
7994 p = s + 1; /* advance past '$' */
7995 n = itbl_get_field (&p); /* n is name */
7997 /* See if this is a register defined in an
7999 if (itbl_get_reg_val (n, &r))
8001 /* Get_field advances to the start of
8002 the next field, so we need to back
8003 rack to the end of the last field. */
8007 s = strchr (s, '\0');
8020 as_warn (_("Used $at without \".set noat\""));
8026 if (c == 'r' || c == 'v' || c == 'w')
8033 /* 'z' only matches $0. */
8034 if (c == 'z' && regno != 0)
8037 /* Now that we have assembled one operand, we use the args string
8038 * to figure out where it goes in the instruction. */
8045 ip->insn_opcode |= regno << OP_SH_RS;
8049 ip->insn_opcode |= regno << OP_SH_RD;
8052 ip->insn_opcode |= regno << OP_SH_RD;
8053 ip->insn_opcode |= regno << OP_SH_RT;
8058 ip->insn_opcode |= regno << OP_SH_RT;
8061 /* This case exists because on the r3000 trunc
8062 expands into a macro which requires a gp
8063 register. On the r6000 or r4000 it is
8064 assembled into a single instruction which
8065 ignores the register. Thus the insn version
8066 is MIPS_ISA2 and uses 'x', and the macro
8067 version is MIPS_ISA1 and uses 't'. */
8070 /* This case is for the div instruction, which
8071 acts differently if the destination argument
8072 is $0. This only matches $0, and is checked
8073 outside the switch. */
8076 /* Itbl operand; not yet implemented. FIXME ?? */
8078 /* What about all other operands like 'i', which
8079 can be specified in the opcode table? */
8089 ip->insn_opcode |= lastregno << OP_SH_RS;
8092 ip->insn_opcode |= lastregno << OP_SH_RT;
8097 case 'D': /* floating point destination register */
8098 case 'S': /* floating point source register */
8099 case 'T': /* floating point target register */
8100 case 'R': /* floating point source register */
8104 if (s[0] == '$' && s[1] == 'f'
8115 while (ISDIGIT (*s));
8118 as_bad (_("Invalid float register number (%d)"), regno);
8120 if ((regno & 1) != 0
8122 && ! (strcmp (str, "mtc1") == 0
8123 || strcmp (str, "mfc1") == 0
8124 || strcmp (str, "lwc1") == 0
8125 || strcmp (str, "swc1") == 0
8126 || strcmp (str, "l.s") == 0
8127 || strcmp (str, "s.s") == 0))
8128 as_warn (_("Float register should be even, was %d"),
8136 if (c == 'V' || c == 'W')
8146 ip->insn_opcode |= regno << OP_SH_FD;
8150 ip->insn_opcode |= regno << OP_SH_FS;
8154 ip->insn_opcode |= regno << OP_SH_FT;
8157 ip->insn_opcode |= regno << OP_SH_FR;
8167 ip->insn_opcode |= lastregno << OP_SH_FS;
8170 ip->insn_opcode |= lastregno << OP_SH_FT;
8176 my_getExpression (&imm_expr, s);
8177 if (imm_expr.X_op != O_big
8178 && imm_expr.X_op != O_constant)
8179 insn_error = _("absolute expression required");
8184 my_getExpression (&offset_expr, s);
8185 *imm_reloc = BFD_RELOC_32;
8198 unsigned char temp[8];
8200 unsigned int length;
8205 /* These only appear as the last operand in an
8206 instruction, and every instruction that accepts
8207 them in any variant accepts them in all variants.
8208 This means we don't have to worry about backing out
8209 any changes if the instruction does not match.
8211 The difference between them is the size of the
8212 floating point constant and where it goes. For 'F'
8213 and 'L' the constant is 64 bits; for 'f' and 'l' it
8214 is 32 bits. Where the constant is placed is based
8215 on how the MIPS assembler does things:
8218 f -- immediate value
8221 The .lit4 and .lit8 sections are only used if
8222 permitted by the -G argument.
8224 When generating embedded PIC code, we use the
8225 .lit8 section but not the .lit4 section (we can do
8226 .lit4 inline easily; we need to put .lit8
8227 somewhere in the data segment, and using .lit8
8228 permits the linker to eventually combine identical
8231 The code below needs to know whether the target register
8232 is 32 or 64 bits wide. It relies on the fact 'f' and
8233 'F' are used with GPR-based instructions and 'l' and
8234 'L' are used with FPR-based instructions. */
8236 f64 = *args == 'F' || *args == 'L';
8237 using_gprs = *args == 'F' || *args == 'f';
8239 save_in = input_line_pointer;
8240 input_line_pointer = s;
8241 err = md_atof (f64 ? 'd' : 'f', (char *) temp, &len);
8243 s = input_line_pointer;
8244 input_line_pointer = save_in;
8245 if (err != NULL && *err != '\0')
8247 as_bad (_("Bad floating point constant: %s"), err);
8248 memset (temp, '\0', sizeof temp);
8249 length = f64 ? 8 : 4;
8252 assert (length == (unsigned) (f64 ? 8 : 4));
8256 && (! USE_GLOBAL_POINTER_OPT
8257 || mips_pic == EMBEDDED_PIC
8258 || g_switch_value < 4
8259 || (temp[0] == 0 && temp[1] == 0)
8260 || (temp[2] == 0 && temp[3] == 0))))
8262 imm_expr.X_op = O_constant;
8263 if (! target_big_endian)
8264 imm_expr.X_add_number = bfd_getl32 (temp);
8266 imm_expr.X_add_number = bfd_getb32 (temp);
8269 && ! mips_disable_float_construction
8270 /* Constants can only be constructed in GPRs and
8271 copied to FPRs if the GPRs are at least as wide
8272 as the FPRs. Force the constant into memory if
8273 we are using 64-bit FPRs but the GPRs are only
8276 || ! (HAVE_64BIT_FPRS && HAVE_32BIT_GPRS))
8277 && ((temp[0] == 0 && temp[1] == 0)
8278 || (temp[2] == 0 && temp[3] == 0))
8279 && ((temp[4] == 0 && temp[5] == 0)
8280 || (temp[6] == 0 && temp[7] == 0)))
8282 /* The value is simple enough to load with a couple of
8283 instructions. If using 32-bit registers, set
8284 imm_expr to the high order 32 bits and offset_expr to
8285 the low order 32 bits. Otherwise, set imm_expr to
8286 the entire 64 bit constant. */
8287 if (using_gprs ? HAVE_32BIT_GPRS : HAVE_32BIT_FPRS)
8289 imm_expr.X_op = O_constant;
8290 offset_expr.X_op = O_constant;
8291 if (! target_big_endian)
8293 imm_expr.X_add_number = bfd_getl32 (temp + 4);
8294 offset_expr.X_add_number = bfd_getl32 (temp);
8298 imm_expr.X_add_number = bfd_getb32 (temp);
8299 offset_expr.X_add_number = bfd_getb32 (temp + 4);
8301 if (offset_expr.X_add_number == 0)
8302 offset_expr.X_op = O_absent;
8304 else if (sizeof (imm_expr.X_add_number) > 4)
8306 imm_expr.X_op = O_constant;
8307 if (! target_big_endian)
8308 imm_expr.X_add_number = bfd_getl64 (temp);
8310 imm_expr.X_add_number = bfd_getb64 (temp);
8314 imm_expr.X_op = O_big;
8315 imm_expr.X_add_number = 4;
8316 if (! target_big_endian)
8318 generic_bignum[0] = bfd_getl16 (temp);
8319 generic_bignum[1] = bfd_getl16 (temp + 2);
8320 generic_bignum[2] = bfd_getl16 (temp + 4);
8321 generic_bignum[3] = bfd_getl16 (temp + 6);
8325 generic_bignum[0] = bfd_getb16 (temp + 6);
8326 generic_bignum[1] = bfd_getb16 (temp + 4);
8327 generic_bignum[2] = bfd_getb16 (temp + 2);
8328 generic_bignum[3] = bfd_getb16 (temp);
8334 const char *newname;
8337 /* Switch to the right section. */
8339 subseg = now_subseg;
8342 default: /* unused default case avoids warnings. */
8344 newname = RDATA_SECTION_NAME;
8345 if ((USE_GLOBAL_POINTER_OPT && g_switch_value >= 8)
8346 || mips_pic == EMBEDDED_PIC)
8350 if (mips_pic == EMBEDDED_PIC)
8353 newname = RDATA_SECTION_NAME;
8356 assert (!USE_GLOBAL_POINTER_OPT
8357 || g_switch_value >= 4);
8361 new_seg = subseg_new (newname, (subsegT) 0);
8362 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
8363 bfd_set_section_flags (stdoutput, new_seg,
8368 frag_align (*args == 'l' ? 2 : 3, 0, 0);
8369 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
8370 && strcmp (TARGET_OS, "elf") != 0)
8371 record_alignment (new_seg, 4);
8373 record_alignment (new_seg, *args == 'l' ? 2 : 3);
8375 as_bad (_("Can't use floating point insn in this section"));
8377 /* Set the argument to the current address in the
8379 offset_expr.X_op = O_symbol;
8380 offset_expr.X_add_symbol =
8381 symbol_new ("L0\001", now_seg,
8382 (valueT) frag_now_fix (), frag_now);
8383 offset_expr.X_add_number = 0;
8385 /* Put the floating point number into the section. */
8386 p = frag_more ((int) length);
8387 memcpy (p, temp, length);
8389 /* Switch back to the original section. */
8390 subseg_set (seg, subseg);
8395 case 'i': /* 16 bit unsigned immediate */
8396 case 'j': /* 16 bit signed immediate */
8397 *imm_reloc = BFD_RELOC_LO16;
8398 c = my_getSmallExpression (&imm_expr, s);
8403 if (imm_expr.X_op == O_constant)
8404 imm_expr.X_add_number =
8405 (imm_expr.X_add_number >> 16) & 0xffff;
8407 else if (c == S_EX_HIGHEST)
8408 *imm_reloc = BFD_RELOC_MIPS_HIGHEST;
8409 else if (c == S_EX_HIGHER)
8410 *imm_reloc = BFD_RELOC_MIPS_HIGHER;
8411 else if (c == S_EX_GP_REL)
8413 /* This occurs in NewABI only. */
8414 c = my_getSmallExpression (&imm_expr, s);
8416 as_bad (_("bad composition of relocations"));
8419 c = my_getSmallExpression (&imm_expr, s);
8421 as_bad (_("bad composition of relocations"));
8424 imm_reloc[0] = BFD_RELOC_GPREL16;
8425 imm_reloc[1] = BFD_RELOC_MIPS_SUB;
8426 imm_reloc[2] = BFD_RELOC_LO16;
8431 else if (c == S_EX_HI)
8433 *imm_reloc = BFD_RELOC_HI16_S;
8434 imm_unmatched_hi = true;
8437 *imm_reloc = BFD_RELOC_HI16;
8439 else if (imm_expr.X_op == O_constant)
8440 imm_expr.X_add_number &= 0xffff;
8444 if ((c == S_EX_NONE && imm_expr.X_op != O_constant)
8445 || ((imm_expr.X_add_number < 0
8446 || imm_expr.X_add_number >= 0x10000)
8447 && imm_expr.X_op == O_constant))
8449 if (insn + 1 < &mips_opcodes[NUMOPCODES] &&
8450 !strcmp (insn->name, insn[1].name))
8452 if (imm_expr.X_op == O_constant
8453 || imm_expr.X_op == O_big)
8454 as_bad (_("16 bit expression not in range 0..65535"));
8462 /* The upper bound should be 0x8000, but
8463 unfortunately the MIPS assembler accepts numbers
8464 from 0x8000 to 0xffff and sign extends them, and
8465 we want to be compatible. We only permit this
8466 extended range for an instruction which does not
8467 provide any further alternates, since those
8468 alternates may handle other cases. People should
8469 use the numbers they mean, rather than relying on
8470 a mysterious sign extension. */
8471 more = (insn + 1 < &mips_opcodes[NUMOPCODES] &&
8472 strcmp (insn->name, insn[1].name) == 0);
8477 if ((c == S_EX_NONE && imm_expr.X_op != O_constant)
8478 || ((imm_expr.X_add_number < -0x8000
8479 || imm_expr.X_add_number >= max)
8480 && imm_expr.X_op == O_constant)
8482 && imm_expr.X_add_number < 0
8484 && imm_expr.X_unsigned
8485 && sizeof (imm_expr.X_add_number) <= 4))
8489 if (imm_expr.X_op == O_constant
8490 || imm_expr.X_op == O_big)
8491 as_bad (_("16 bit expression not in range -32768..32767"));
8497 case 'o': /* 16 bit offset */
8498 c = my_getSmallExpression (&offset_expr, s);
8500 /* If this value won't fit into a 16 bit offset, then go
8501 find a macro that will generate the 32 bit offset
8504 && (offset_expr.X_op != O_constant
8505 || offset_expr.X_add_number >= 0x8000
8506 || offset_expr.X_add_number < -0x8000))
8511 if (offset_expr.X_op != O_constant)
8513 offset_expr.X_add_number =
8514 (offset_expr.X_add_number >> 16) & 0xffff;
8516 *offset_reloc = BFD_RELOC_LO16;
8520 case 'p': /* pc relative offset */
8521 if (mips_pic == EMBEDDED_PIC)
8522 *offset_reloc = BFD_RELOC_16_PCREL_S2;
8524 *offset_reloc = BFD_RELOC_16_PCREL;
8525 my_getExpression (&offset_expr, s);
8529 case 'u': /* upper 16 bits */
8530 c = my_getSmallExpression (&imm_expr, s);
8531 *imm_reloc = BFD_RELOC_LO16;
8536 if (imm_expr.X_op == O_constant)
8537 imm_expr.X_add_number =
8538 (imm_expr.X_add_number >> 16) & 0xffff;
8539 else if (c == S_EX_HI)
8541 *imm_reloc = BFD_RELOC_HI16_S;
8542 imm_unmatched_hi = true;
8545 else if (c == S_EX_HIGHEST)
8546 *imm_reloc = BFD_RELOC_MIPS_HIGHEST;
8547 else if (c == S_EX_GP_REL)
8549 /* This occurs in NewABI only. */
8550 c = my_getSmallExpression (&imm_expr, s);
8552 as_bad (_("bad composition of relocations"));
8555 c = my_getSmallExpression (&imm_expr, s);
8557 as_bad (_("bad composition of relocations"));
8560 imm_reloc[0] = BFD_RELOC_GPREL16;
8561 imm_reloc[1] = BFD_RELOC_MIPS_SUB;
8562 imm_reloc[2] = BFD_RELOC_HI16_S;
8568 *imm_reloc = BFD_RELOC_HI16;
8570 else if (imm_expr.X_op == O_constant)
8571 imm_expr.X_add_number &= 0xffff;
8573 if (imm_expr.X_op == O_constant
8574 && (imm_expr.X_add_number < 0
8575 || imm_expr.X_add_number >= 0x10000))
8576 as_bad (_("lui expression not in range 0..65535"));
8580 case 'a': /* 26 bit address */
8581 my_getExpression (&offset_expr, s);
8583 *offset_reloc = BFD_RELOC_MIPS_JMP;
8586 case 'N': /* 3 bit branch condition code */
8587 case 'M': /* 3 bit compare condition code */
8588 if (strncmp (s, "$fcc", 4) != 0)
8598 while (ISDIGIT (*s));
8600 as_bad (_("invalid condition code register $fcc%d"), regno);
8602 ip->insn_opcode |= regno << OP_SH_BCC;
8604 ip->insn_opcode |= regno << OP_SH_CCC;
8608 if (s[0] == '0' && (s[1] == 'x' || s[1] == 'X'))
8619 while (ISDIGIT (*s));
8622 c = 8; /* Invalid sel value. */
8625 as_bad (_("invalid coprocessor sub-selection value (0-7)"));
8626 ip->insn_opcode |= c;
8630 as_bad (_("bad char = '%c'\n"), *args);
8635 /* Args don't match. */
8636 if (insn + 1 < &mips_opcodes[NUMOPCODES] &&
8637 !strcmp (insn->name, insn[1].name))
8641 insn_error = _("illegal operands");
8646 insn_error = _("illegal operands");
8651 /* This routine assembles an instruction into its binary format when
8652 assembling for the mips16. As a side effect, it sets one of the
8653 global variables imm_reloc or offset_reloc to the type of
8654 relocation to do if one of the operands is an address expression.
8655 It also sets mips16_small and mips16_ext if the user explicitly
8656 requested a small or extended instruction. */
8661 struct mips_cl_insn *ip;
8665 struct mips_opcode *insn;
8668 unsigned int lastregno = 0;
8673 mips16_small = false;
8676 for (s = str; ISLOWER (*s); ++s)
8688 if (s[1] == 't' && s[2] == ' ')
8691 mips16_small = true;
8695 else if (s[1] == 'e' && s[2] == ' ')
8704 insn_error = _("unknown opcode");
8708 if (mips_opts.noautoextend && ! mips16_ext)
8709 mips16_small = true;
8711 if ((insn = (struct mips_opcode *) hash_find (mips16_op_hash, str)) == NULL)
8713 insn_error = _("unrecognized opcode");
8720 assert (strcmp (insn->name, str) == 0);
8723 ip->insn_opcode = insn->match;
8724 ip->use_extend = false;
8725 imm_expr.X_op = O_absent;
8726 imm_reloc[0] = BFD_RELOC_UNUSED;
8727 imm_reloc[1] = BFD_RELOC_UNUSED;
8728 imm_reloc[2] = BFD_RELOC_UNUSED;
8729 offset_expr.X_op = O_absent;
8730 offset_reloc[0] = BFD_RELOC_UNUSED;
8731 offset_reloc[1] = BFD_RELOC_UNUSED;
8732 offset_reloc[2] = BFD_RELOC_UNUSED;
8733 for (args = insn->args; 1; ++args)
8740 /* In this switch statement we call break if we did not find
8741 a match, continue if we did find a match, or return if we
8750 /* Stuff the immediate value in now, if we can. */
8751 if (imm_expr.X_op == O_constant
8752 && *imm_reloc > BFD_RELOC_UNUSED
8753 && insn->pinfo != INSN_MACRO)
8755 mips16_immed (NULL, 0, *imm_reloc - BFD_RELOC_UNUSED,
8756 imm_expr.X_add_number, true, mips16_small,
8757 mips16_ext, &ip->insn_opcode,
8758 &ip->use_extend, &ip->extend);
8759 imm_expr.X_op = O_absent;
8760 *imm_reloc = BFD_RELOC_UNUSED;
8774 ip->insn_opcode |= lastregno << MIPS16OP_SH_RX;
8777 ip->insn_opcode |= lastregno << MIPS16OP_SH_RY;
8793 ip->insn_opcode |= lastregno << MIPS16OP_SH_RX;
8795 ip->insn_opcode |= lastregno << MIPS16OP_SH_RY;
8822 while (ISDIGIT (*s));
8825 as_bad (_("invalid register number (%d)"), regno);
8831 if (s[1] == 'f' && s[2] == 'p')
8836 else if (s[1] == 's' && s[2] == 'p')
8841 else if (s[1] == 'g' && s[2] == 'p')
8846 else if (s[1] == 'a' && s[2] == 't')
8851 else if (s[1] == 'k' && s[2] == 't' && s[3] == '0')
8856 else if (s[1] == 'k' && s[2] == 't' && s[3] == '1')
8869 if (c == 'v' || c == 'w')
8871 regno = mips16_to_32_reg_map[lastregno];
8885 regno = mips32_to_16_reg_map[regno];
8890 regno = ILLEGAL_REG;
8895 regno = ILLEGAL_REG;
8900 regno = ILLEGAL_REG;
8905 if (regno == AT && ! mips_opts.noat)
8906 as_warn (_("used $at without \".set noat\""));
8913 if (regno == ILLEGAL_REG)
8920 ip->insn_opcode |= regno << MIPS16OP_SH_RX;
8924 ip->insn_opcode |= regno << MIPS16OP_SH_RY;
8927 ip->insn_opcode |= regno << MIPS16OP_SH_RZ;
8930 ip->insn_opcode |= regno << MIPS16OP_SH_MOVE32Z;
8936 ip->insn_opcode |= regno << MIPS16OP_SH_REGR32;
8939 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
8940 ip->insn_opcode |= regno << MIPS16OP_SH_REG32R;
8950 if (strncmp (s, "$pc", 3) == 0)
8974 && strncmp (s + 1, "gprel(", sizeof "gprel(" - 1) == 0)
8976 /* This is %gprel(SYMBOL). We need to read SYMBOL,
8977 and generate the appropriate reloc. If the text
8978 inside %gprel is not a symbol name with an
8979 optional offset, then we generate a normal reloc
8980 and will probably fail later. */
8981 my_getExpression (&imm_expr, s + sizeof "%gprel" - 1);
8982 if (imm_expr.X_op == O_symbol)
8985 *imm_reloc = BFD_RELOC_MIPS16_GPREL;
8987 ip->use_extend = true;
8994 /* Just pick up a normal expression. */
8995 my_getExpression (&imm_expr, s);
8998 if (imm_expr.X_op == O_register)
9000 /* What we thought was an expression turned out to
9003 if (s[0] == '(' && args[1] == '(')
9005 /* It looks like the expression was omitted
9006 before a register indirection, which means
9007 that the expression is implicitly zero. We
9008 still set up imm_expr, so that we handle
9009 explicit extensions correctly. */
9010 imm_expr.X_op = O_constant;
9011 imm_expr.X_add_number = 0;
9012 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
9019 /* We need to relax this instruction. */
9020 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
9029 /* We use offset_reloc rather than imm_reloc for the PC
9030 relative operands. This lets macros with both
9031 immediate and address operands work correctly. */
9032 my_getExpression (&offset_expr, s);
9034 if (offset_expr.X_op == O_register)
9037 /* We need to relax this instruction. */
9038 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
9042 case '6': /* break code */
9043 my_getExpression (&imm_expr, s);
9044 check_absolute_expr (ip, &imm_expr);
9045 if ((unsigned long) imm_expr.X_add_number > 63)
9047 as_warn (_("Invalid value for `%s' (%lu)"),
9049 (unsigned long) imm_expr.X_add_number);
9050 imm_expr.X_add_number &= 0x3f;
9052 ip->insn_opcode |= imm_expr.X_add_number << MIPS16OP_SH_IMM6;
9053 imm_expr.X_op = O_absent;
9057 case 'a': /* 26 bit address */
9058 my_getExpression (&offset_expr, s);
9060 *offset_reloc = BFD_RELOC_MIPS16_JMP;
9061 ip->insn_opcode <<= 16;
9064 case 'l': /* register list for entry macro */
9065 case 'L': /* register list for exit macro */
9075 int freg, reg1, reg2;
9077 while (*s == ' ' || *s == ',')
9081 as_bad (_("can't parse register list"));
9093 while (ISDIGIT (*s))
9115 as_bad (_("invalid register list"));
9120 while (ISDIGIT (*s))
9127 if (freg && reg1 == 0 && reg2 == 0 && c == 'L')
9132 else if (freg && reg1 == 0 && reg2 == 1 && c == 'L')
9137 else if (reg1 == 4 && reg2 >= 4 && reg2 <= 7 && c != 'L')
9138 mask |= (reg2 - 3) << 3;
9139 else if (reg1 == 16 && reg2 >= 16 && reg2 <= 17)
9140 mask |= (reg2 - 15) << 1;
9141 else if (reg1 == 31 && reg2 == 31)
9145 as_bad (_("invalid register list"));
9149 /* The mask is filled in in the opcode table for the
9150 benefit of the disassembler. We remove it before
9151 applying the actual mask. */
9152 ip->insn_opcode &= ~ ((7 << 3) << MIPS16OP_SH_IMM6);
9153 ip->insn_opcode |= mask << MIPS16OP_SH_IMM6;
9157 case 'e': /* extend code */
9158 my_getExpression (&imm_expr, s);
9159 check_absolute_expr (ip, &imm_expr);
9160 if ((unsigned long) imm_expr.X_add_number > 0x7ff)
9162 as_warn (_("Invalid value for `%s' (%lu)"),
9164 (unsigned long) imm_expr.X_add_number);
9165 imm_expr.X_add_number &= 0x7ff;
9167 ip->insn_opcode |= imm_expr.X_add_number;
9168 imm_expr.X_op = O_absent;
9178 /* Args don't match. */
9179 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes] &&
9180 strcmp (insn->name, insn[1].name) == 0)
9187 insn_error = _("illegal operands");
9193 /* This structure holds information we know about a mips16 immediate
9196 struct mips16_immed_operand
9198 /* The type code used in the argument string in the opcode table. */
9200 /* The number of bits in the short form of the opcode. */
9202 /* The number of bits in the extended form of the opcode. */
9204 /* The amount by which the short form is shifted when it is used;
9205 for example, the sw instruction has a shift count of 2. */
9207 /* The amount by which the short form is shifted when it is stored
9208 into the instruction code. */
9210 /* Non-zero if the short form is unsigned. */
9212 /* Non-zero if the extended form is unsigned. */
9214 /* Non-zero if the value is PC relative. */
9218 /* The mips16 immediate operand types. */
9220 static const struct mips16_immed_operand mips16_immed_operands[] =
9222 { '<', 3, 5, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
9223 { '>', 3, 5, 0, MIPS16OP_SH_RX, 1, 1, 0 },
9224 { '[', 3, 6, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
9225 { ']', 3, 6, 0, MIPS16OP_SH_RX, 1, 1, 0 },
9226 { '4', 4, 15, 0, MIPS16OP_SH_IMM4, 0, 0, 0 },
9227 { '5', 5, 16, 0, MIPS16OP_SH_IMM5, 1, 0, 0 },
9228 { 'H', 5, 16, 1, MIPS16OP_SH_IMM5, 1, 0, 0 },
9229 { 'W', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 0 },
9230 { 'D', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 0 },
9231 { 'j', 5, 16, 0, MIPS16OP_SH_IMM5, 0, 0, 0 },
9232 { '8', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 0, 0 },
9233 { 'V', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 0 },
9234 { 'C', 8, 16, 3, MIPS16OP_SH_IMM8, 1, 0, 0 },
9235 { 'U', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 1, 0 },
9236 { 'k', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 0 },
9237 { 'K', 8, 16, 3, MIPS16OP_SH_IMM8, 0, 0, 0 },
9238 { 'p', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
9239 { 'q', 11, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
9240 { 'A', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 1 },
9241 { 'B', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 1 },
9242 { 'E', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 1 }
9245 #define MIPS16_NUM_IMMED \
9246 (sizeof mips16_immed_operands / sizeof mips16_immed_operands[0])
9248 /* Handle a mips16 instruction with an immediate value. This or's the
9249 small immediate value into *INSN. It sets *USE_EXTEND to indicate
9250 whether an extended value is needed; if one is needed, it sets
9251 *EXTEND to the value. The argument type is TYPE. The value is VAL.
9252 If SMALL is true, an unextended opcode was explicitly requested.
9253 If EXT is true, an extended opcode was explicitly requested. If
9254 WARN is true, warn if EXT does not match reality. */
9257 mips16_immed (file, line, type, val, warn, small, ext, insn, use_extend,
9266 unsigned long *insn;
9267 boolean *use_extend;
9268 unsigned short *extend;
9270 register const struct mips16_immed_operand *op;
9271 int mintiny, maxtiny;
9274 op = mips16_immed_operands;
9275 while (op->type != type)
9278 assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
9283 if (type == '<' || type == '>' || type == '[' || type == ']')
9286 maxtiny = 1 << op->nbits;
9291 maxtiny = (1 << op->nbits) - 1;
9296 mintiny = - (1 << (op->nbits - 1));
9297 maxtiny = (1 << (op->nbits - 1)) - 1;
9300 /* Branch offsets have an implicit 0 in the lowest bit. */
9301 if (type == 'p' || type == 'q')
9304 if ((val & ((1 << op->shift) - 1)) != 0
9305 || val < (mintiny << op->shift)
9306 || val > (maxtiny << op->shift))
9311 if (warn && ext && ! needext)
9312 as_warn_where (file, line,
9313 _("extended operand requested but not required"));
9314 if (small && needext)
9315 as_bad_where (file, line, _("invalid unextended operand value"));
9317 if (small || (! ext && ! needext))
9321 *use_extend = false;
9322 insnval = ((val >> op->shift) & ((1 << op->nbits) - 1));
9323 insnval <<= op->op_shift;
9328 long minext, maxext;
9334 maxext = (1 << op->extbits) - 1;
9338 minext = - (1 << (op->extbits - 1));
9339 maxext = (1 << (op->extbits - 1)) - 1;
9341 if (val < minext || val > maxext)
9342 as_bad_where (file, line,
9343 _("operand value out of range for instruction"));
9346 if (op->extbits == 16)
9348 extval = ((val >> 11) & 0x1f) | (val & 0x7e0);
9351 else if (op->extbits == 15)
9353 extval = ((val >> 11) & 0xf) | (val & 0x7f0);
9358 extval = ((val & 0x1f) << 6) | (val & 0x20);
9362 *extend = (unsigned short) extval;
9367 static struct percent_op_match
9370 const enum small_ex_type type;
9375 {"%call_hi", S_EX_CALL_HI},
9376 {"%call_lo", S_EX_CALL_LO},
9377 {"%call16", S_EX_CALL16},
9378 {"%got_disp", S_EX_GOT_DISP},
9379 {"%got_page", S_EX_GOT_PAGE},
9380 {"%got_ofst", S_EX_GOT_OFST},
9381 {"%got_hi", S_EX_GOT_HI},
9382 {"%got_lo", S_EX_GOT_LO},
9384 {"%gp_rel", S_EX_GP_REL},
9385 {"%half", S_EX_HALF},
9386 {"%highest", S_EX_HIGHEST},
9387 {"%higher", S_EX_HIGHER},
9393 /* Parse small expression input. STR gets adjusted to eat up whitespace.
9394 It detects valid "%percent_op(...)" and "($reg)" strings. Percent_op's
9395 can be nested, this is handled by blanking the innermost, parsing the
9396 rest by subsequent calls. */
9399 my_getSmallParser (str, len, nestlevel)
9405 *str += strspn (*str, " \t");
9406 /* Check for expression in parentheses. */
9409 char *b = *str + 1 + strspn (*str + 1, " \t");
9412 /* Check for base register. */
9416 && (e = b + strcspn (b, ") \t"))
9417 && e - b > 1 && e - b < 4)
9420 && ((b[1] == 'f' && b[2] == 'p')
9421 || (b[1] == 's' && b[2] == 'p')
9422 || (b[1] == 'g' && b[2] == 'p')
9423 || (b[1] == 'a' && b[2] == 't')
9425 && ISDIGIT (b[2]))))
9426 || (ISDIGIT (b[1])))
9428 *len = strcspn (*str, ")") + 1;
9429 return S_EX_REGISTER;
9433 /* Check for percent_op (in parentheses). */
9434 else if (b[0] == '%')
9437 return my_getPercentOp (str, len, nestlevel);
9440 /* Some other expression in the parentheses, which can contain
9441 parentheses itself. Attempt to find the matching one. */
9447 for (s = *str + 1; *s && pcnt; s++, (*len)++)
9456 /* Check for percent_op (outside of parentheses). */
9457 else if (*str[0] == '%')
9458 return my_getPercentOp (str, len, nestlevel);
9460 /* Any other expression. */
9465 my_getPercentOp (str, len, nestlevel)
9470 char *tmp = *str + 1;
9473 while (ISALPHA (*tmp) || *tmp == '_')
9475 *tmp = TOLOWER (*tmp);
9478 while (i < (sizeof (percent_op) / sizeof (struct percent_op_match)))
9480 if (strncmp (*str, percent_op[i].str, strlen (percent_op[i].str)))
9484 int type = percent_op[i].type;
9486 /* Only %hi and %lo are allowed for OldABI. */
9487 if (! HAVE_NEWABI && type != S_EX_HI && type != S_EX_LO)
9490 *len = strlen (percent_op[i].str);
9499 my_getSmallExpression (ep, str)
9503 static char *oldstr = NULL;
9509 /* Don't update oldstr if the last call had nested percent_op's. We need
9510 it to parse the outer ones later. */
9517 c = my_getSmallParser (&str, &len, &nestlevel);
9518 if (c != S_EX_NONE && c != S_EX_REGISTER)
9521 while (c != S_EX_NONE && c != S_EX_REGISTER);
9525 /* A percent_op was encountered. Don't try to get an expression if
9526 it is already blanked out. */
9527 if (*(str + strspn (str + 1, " )")) != ')')
9531 /* Let my_getExpression() stop at the closing parenthesis. */
9532 save = *(str + len);
9533 *(str + len) = '\0';
9534 my_getExpression (ep, str);
9535 *(str + len) = save;
9539 /* Blank out including the % sign and the proper matching
9542 char *s = strrchr (oldstr, '%');
9545 for (end = strchr (s, '(') + 1; *end && pcnt; end++)
9549 else if (*end == ')')
9553 memset (s, ' ', end - s);
9557 expr_end = str + len;
9561 else if (c == S_EX_NONE)
9563 my_getExpression (ep, str);
9565 else if (c == S_EX_REGISTER)
9567 ep->X_op = O_constant;
9569 ep->X_add_symbol = NULL;
9570 ep->X_op_symbol = NULL;
9571 ep->X_add_number = 0;
9575 as_fatal(_("internal error"));
9579 /* All percent_op's have been handled. */
9586 my_getExpression (ep, str)
9593 save_in = input_line_pointer;
9594 input_line_pointer = str;
9596 expr_end = input_line_pointer;
9597 input_line_pointer = save_in;
9599 /* If we are in mips16 mode, and this is an expression based on `.',
9600 then we bump the value of the symbol by 1 since that is how other
9601 text symbols are handled. We don't bother to handle complex
9602 expressions, just `.' plus or minus a constant. */
9603 if (mips_opts.mips16
9604 && ep->X_op == O_symbol
9605 && strcmp (S_GET_NAME (ep->X_add_symbol), FAKE_LABEL_NAME) == 0
9606 && S_GET_SEGMENT (ep->X_add_symbol) == now_seg
9607 && symbol_get_frag (ep->X_add_symbol) == frag_now
9608 && symbol_constant_p (ep->X_add_symbol)
9609 && (val = S_GET_VALUE (ep->X_add_symbol)) == frag_now_fix ())
9610 S_SET_VALUE (ep->X_add_symbol, val + 1);
9613 /* Turn a string in input_line_pointer into a floating point constant
9614 of type TYPE, and store the appropriate bytes in *LITP. The number
9615 of LITTLENUMS emitted is stored in *SIZEP. An error message is
9616 returned, or NULL on OK. */
9619 md_atof (type, litP, sizeP)
9625 LITTLENUM_TYPE words[4];
9641 return _("bad call to md_atof");
9644 t = atof_ieee (input_line_pointer, type, words);
9646 input_line_pointer = t;
9650 if (! target_big_endian)
9652 for (i = prec - 1; i >= 0; i--)
9654 md_number_to_chars (litP, (valueT) words[i], 2);
9660 for (i = 0; i < prec; i++)
9662 md_number_to_chars (litP, (valueT) words[i], 2);
9671 md_number_to_chars (buf, val, n)
9676 if (target_big_endian)
9677 number_to_chars_bigendian (buf, val, n);
9679 number_to_chars_littleendian (buf, val, n);
9683 static int support_64bit_objects(void)
9685 const char **list, **l;
9687 list = bfd_target_list ();
9688 for (l = list; *l != NULL; l++)
9690 /* This is traditional mips */
9691 if (strcmp (*l, "elf64-tradbigmips") == 0
9692 || strcmp (*l, "elf64-tradlittlemips") == 0)
9694 if (strcmp (*l, "elf64-bigmips") == 0
9695 || strcmp (*l, "elf64-littlemips") == 0)
9699 return (*l != NULL);
9701 #endif /* OBJ_ELF */
9703 CONST char *md_shortopts = "nO::g::G:";
9705 struct option md_longopts[] =
9707 #define OPTION_MIPS1 (OPTION_MD_BASE + 1)
9708 {"mips0", no_argument, NULL, OPTION_MIPS1},
9709 {"mips1", no_argument, NULL, OPTION_MIPS1},
9710 #define OPTION_MIPS2 (OPTION_MD_BASE + 2)
9711 {"mips2", no_argument, NULL, OPTION_MIPS2},
9712 #define OPTION_MIPS3 (OPTION_MD_BASE + 3)
9713 {"mips3", no_argument, NULL, OPTION_MIPS3},
9714 #define OPTION_MIPS4 (OPTION_MD_BASE + 4)
9715 {"mips4", no_argument, NULL, OPTION_MIPS4},
9716 #define OPTION_MIPS5 (OPTION_MD_BASE + 5)
9717 {"mips5", no_argument, NULL, OPTION_MIPS5},
9718 #define OPTION_MIPS32 (OPTION_MD_BASE + 6)
9719 {"mips32", no_argument, NULL, OPTION_MIPS32},
9720 #define OPTION_MIPS64 (OPTION_MD_BASE + 7)
9721 {"mips64", no_argument, NULL, OPTION_MIPS64},
9722 #define OPTION_MEMBEDDED_PIC (OPTION_MD_BASE + 8)
9723 {"membedded-pic", no_argument, NULL, OPTION_MEMBEDDED_PIC},
9724 #define OPTION_TRAP (OPTION_MD_BASE + 9)
9725 {"trap", no_argument, NULL, OPTION_TRAP},
9726 {"no-break", no_argument, NULL, OPTION_TRAP},
9727 #define OPTION_BREAK (OPTION_MD_BASE + 10)
9728 {"break", no_argument, NULL, OPTION_BREAK},
9729 {"no-trap", no_argument, NULL, OPTION_BREAK},
9730 #define OPTION_EB (OPTION_MD_BASE + 11)
9731 {"EB", no_argument, NULL, OPTION_EB},
9732 #define OPTION_EL (OPTION_MD_BASE + 12)
9733 {"EL", no_argument, NULL, OPTION_EL},
9734 #define OPTION_MIPS16 (OPTION_MD_BASE + 13)
9735 {"mips16", no_argument, NULL, OPTION_MIPS16},
9736 #define OPTION_NO_MIPS16 (OPTION_MD_BASE + 14)
9737 {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16},
9738 #define OPTION_M7000_HILO_FIX (OPTION_MD_BASE + 15)
9739 {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX},
9740 #define OPTION_NO_M7000_HILO_FIX (OPTION_MD_BASE + 16)
9741 {"no-fix-7000", no_argument, NULL, OPTION_NO_M7000_HILO_FIX},
9742 #define OPTION_FP32 (OPTION_MD_BASE + 17)
9743 {"mfp32", no_argument, NULL, OPTION_FP32},
9744 #define OPTION_GP32 (OPTION_MD_BASE + 18)
9745 {"mgp32", no_argument, NULL, OPTION_GP32},
9746 #define OPTION_CONSTRUCT_FLOATS (OPTION_MD_BASE + 19)
9747 {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS},
9748 #define OPTION_NO_CONSTRUCT_FLOATS (OPTION_MD_BASE + 20)
9749 {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS},
9750 #define OPTION_MARCH (OPTION_MD_BASE + 21)
9751 {"march", required_argument, NULL, OPTION_MARCH},
9752 #define OPTION_MTUNE (OPTION_MD_BASE + 22)
9753 {"mtune", required_argument, NULL, OPTION_MTUNE},
9754 #define OPTION_MCPU (OPTION_MD_BASE + 23)
9755 {"mcpu", required_argument, NULL, OPTION_MCPU},
9756 #define OPTION_M4650 (OPTION_MD_BASE + 24)
9757 {"m4650", no_argument, NULL, OPTION_M4650},
9758 #define OPTION_NO_M4650 (OPTION_MD_BASE + 25)
9759 {"no-m4650", no_argument, NULL, OPTION_NO_M4650},
9760 #define OPTION_M4010 (OPTION_MD_BASE + 26)
9761 {"m4010", no_argument, NULL, OPTION_M4010},
9762 #define OPTION_NO_M4010 (OPTION_MD_BASE + 27)
9763 {"no-m4010", no_argument, NULL, OPTION_NO_M4010},
9764 #define OPTION_M4100 (OPTION_MD_BASE + 28)
9765 {"m4100", no_argument, NULL, OPTION_M4100},
9766 #define OPTION_NO_M4100 (OPTION_MD_BASE + 29)
9767 {"no-m4100", no_argument, NULL, OPTION_NO_M4100},
9768 #define OPTION_M3900 (OPTION_MD_BASE + 30)
9769 {"m3900", no_argument, NULL, OPTION_M3900},
9770 #define OPTION_NO_M3900 (OPTION_MD_BASE + 31)
9771 {"no-m3900", no_argument, NULL, OPTION_NO_M3900},
9772 #define OPTION_GP64 (OPTION_MD_BASE + 32)
9773 {"mgp64", no_argument, NULL, OPTION_GP64},
9774 #define OPTION_MIPS3D (OPTION_MD_BASE + 33)
9775 {"mips3d", no_argument, NULL, OPTION_MIPS3D},
9776 #define OPTION_NO_MIPS3D (OPTION_MD_BASE + 34)
9777 {"no-mips3d", no_argument, NULL, OPTION_NO_MIPS3D},
9779 #define OPTION_ELF_BASE (OPTION_MD_BASE + 35)
9780 #define OPTION_CALL_SHARED (OPTION_ELF_BASE + 0)
9781 {"KPIC", no_argument, NULL, OPTION_CALL_SHARED},
9782 {"call_shared", no_argument, NULL, OPTION_CALL_SHARED},
9783 #define OPTION_NON_SHARED (OPTION_ELF_BASE + 1)
9784 {"non_shared", no_argument, NULL, OPTION_NON_SHARED},
9785 #define OPTION_XGOT (OPTION_ELF_BASE + 2)
9786 {"xgot", no_argument, NULL, OPTION_XGOT},
9787 #define OPTION_MABI (OPTION_ELF_BASE + 3)
9788 {"mabi", required_argument, NULL, OPTION_MABI},
9789 #define OPTION_32 (OPTION_ELF_BASE + 4)
9790 {"32", no_argument, NULL, OPTION_32},
9791 #define OPTION_N32 (OPTION_ELF_BASE + 5)
9792 {"n32", no_argument, NULL, OPTION_N32},
9793 #define OPTION_64 (OPTION_ELF_BASE + 6)
9794 {"64", no_argument, NULL, OPTION_64},
9795 #endif /* OBJ_ELF */
9796 {NULL, no_argument, NULL, 0}
9798 size_t md_longopts_size = sizeof (md_longopts);
9801 md_parse_option (c, arg)
9807 case OPTION_CONSTRUCT_FLOATS:
9808 mips_disable_float_construction = 0;
9811 case OPTION_NO_CONSTRUCT_FLOATS:
9812 mips_disable_float_construction = 1;
9824 target_big_endian = 1;
9828 target_big_endian = 0;
9836 if (arg && arg[1] == '0')
9846 mips_debug = atoi (arg);
9847 /* When the MIPS assembler sees -g or -g2, it does not do
9848 optimizations which limit full symbolic debugging. We take
9849 that to be equivalent to -O0. */
9850 if (mips_debug == 2)
9855 mips_opts.isa = ISA_MIPS1;
9859 mips_opts.isa = ISA_MIPS2;
9863 mips_opts.isa = ISA_MIPS3;
9867 mips_opts.isa = ISA_MIPS4;
9871 mips_opts.isa = ISA_MIPS5;
9875 mips_opts.isa = ISA_MIPS32;
9879 mips_opts.isa = ISA_MIPS64;
9886 int cpu = CPU_UNKNOWN;
9888 /* Identify the processor type. */
9889 if (strcasecmp (arg, "default") != 0)
9891 const struct mips_cpu_info *ci;
9893 ci = mips_cpu_info_from_name (arg);
9894 if (ci == NULL || ci->is_isa)
9899 as_fatal (_("invalid architecture -mtune=%s"), arg);
9902 as_fatal (_("invalid architecture -march=%s"), arg);
9905 as_fatal (_("invalid architecture -mcpu=%s"), arg);
9916 if (mips_tune != CPU_UNKNOWN && mips_tune != cpu)
9917 as_warn(_("A different -mtune= was already specified, is now "
9922 if (mips_arch != CPU_UNKNOWN && mips_arch != cpu)
9923 as_warn(_("A different -march= was already specified, is now "
9928 if (mips_cpu != CPU_UNKNOWN && mips_cpu != cpu)
9929 as_warn(_("A different -mcpu= was already specified, is now "
9937 if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_R4650)
9938 || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_R4650))
9939 as_warn(_("A different -march= or -mtune= was already specified, "
9941 mips_arch = CPU_R4650;
9942 mips_tune = CPU_R4650;
9945 case OPTION_NO_M4650:
9949 if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_R4010)
9950 || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_R4010))
9951 as_warn(_("A different -march= or -mtune= was already specified, "
9953 mips_arch = CPU_R4010;
9954 mips_tune = CPU_R4010;
9957 case OPTION_NO_M4010:
9961 if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_VR4100)
9962 || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_VR4100))
9963 as_warn(_("A different -march= or -mtune= was already specified, "
9965 mips_arch = CPU_VR4100;
9966 mips_tune = CPU_VR4100;
9969 case OPTION_NO_M4100:
9973 if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_R3900)
9974 || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_R3900))
9975 as_warn(_("A different -march= or -mtune= was already specified, "
9977 mips_arch = CPU_R3900;
9978 mips_tune = CPU_R3900;
9981 case OPTION_NO_M3900:
9985 mips_opts.mips16 = 1;
9986 mips_no_prev_insn (false);
9989 case OPTION_NO_MIPS16:
9990 mips_opts.mips16 = 0;
9991 mips_no_prev_insn (false);
9995 mips_opts.ase_mips3d = 1;
9998 case OPTION_NO_MIPS3D:
9999 mips_opts.ase_mips3d = 0;
10002 case OPTION_MEMBEDDED_PIC:
10003 mips_pic = EMBEDDED_PIC;
10004 if (USE_GLOBAL_POINTER_OPT && g_switch_seen)
10006 as_bad (_("-G may not be used with embedded PIC code"));
10009 g_switch_value = 0x7fffffff;
10013 /* When generating ELF code, we permit -KPIC and -call_shared to
10014 select SVR4_PIC, and -non_shared to select no PIC. This is
10015 intended to be compatible with Irix 5. */
10016 case OPTION_CALL_SHARED:
10017 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10019 as_bad (_("-call_shared is supported only for ELF format"));
10022 mips_pic = SVR4_PIC;
10023 if (g_switch_seen && g_switch_value != 0)
10025 as_bad (_("-G may not be used with SVR4 PIC code"));
10028 g_switch_value = 0;
10031 case OPTION_NON_SHARED:
10032 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10034 as_bad (_("-non_shared is supported only for ELF format"));
10040 /* The -xgot option tells the assembler to use 32 offsets when
10041 accessing the got in SVR4_PIC mode. It is for Irix
10046 #endif /* OBJ_ELF */
10049 if (! USE_GLOBAL_POINTER_OPT)
10051 as_bad (_("-G is not supported for this configuration"));
10054 else if (mips_pic == SVR4_PIC || mips_pic == EMBEDDED_PIC)
10056 as_bad (_("-G may not be used with SVR4 or embedded PIC code"));
10060 g_switch_value = atoi (arg);
10065 /* The -32, -n32 and -64 options are shortcuts for -mabi=32, -mabi=n32
10068 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10070 as_bad (_("-32 is supported for ELF format only"));
10073 mips_opts.abi = O32_ABI;
10077 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10079 as_bad (_("-n32 is supported for ELF format only"));
10082 mips_opts.abi = N32_ABI;
10086 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10088 as_bad (_("-64 is supported for ELF format only"));
10091 mips_opts.abi = N64_ABI;
10092 if (! support_64bit_objects())
10093 as_fatal (_("No compiled in support for 64 bit object file format"));
10095 #endif /* OBJ_ELF */
10098 file_mips_gp32 = 1;
10099 if (mips_opts.abi != O32_ABI)
10100 mips_opts.abi = NO_ABI;
10104 file_mips_gp32 = 0;
10105 if (mips_opts.abi == O32_ABI)
10106 mips_opts.abi = NO_ABI;
10110 file_mips_fp32 = 1;
10111 if (mips_opts.abi != O32_ABI)
10112 mips_opts.abi = NO_ABI;
10117 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10119 as_bad (_("-mabi is supported for ELF format only"));
10122 if (strcmp (arg, "32") == 0)
10123 mips_opts.abi = O32_ABI;
10124 else if (strcmp (arg, "o64") == 0)
10125 mips_opts.abi = O64_ABI;
10126 else if (strcmp (arg, "n32") == 0)
10127 mips_opts.abi = N32_ABI;
10128 else if (strcmp (arg, "64") == 0)
10130 mips_opts.abi = N64_ABI;
10131 if (! support_64bit_objects())
10132 as_fatal (_("No compiled in support for 64 bit object file "
10135 else if (strcmp (arg, "eabi") == 0)
10136 mips_opts.abi = EABI_ABI;
10139 as_fatal (_("invalid abi -mabi=%s"), arg);
10143 #endif /* OBJ_ELF */
10145 case OPTION_M7000_HILO_FIX:
10146 mips_7000_hilo_fix = true;
10149 case OPTION_NO_M7000_HILO_FIX:
10150 mips_7000_hilo_fix = false;
10161 show (stream, string, col_p, first_p)
10169 fprintf (stream, "%24s", "");
10174 fprintf (stream, ", ");
10178 if (*col_p + strlen (string) > 72)
10180 fprintf (stream, "\n%24s", "");
10184 fprintf (stream, "%s", string);
10185 *col_p += strlen (string);
10191 md_show_usage (stream)
10196 fprintf (stream, _("\
10198 -membedded-pic generate embedded position independent code\n\
10199 -EB generate big endian output\n\
10200 -EL generate little endian output\n\
10201 -g, -g2 do not remove unneeded NOPs or swap branches\n\
10202 -G NUM allow referencing objects up to NUM bytes\n\
10203 implicitly with the gp register [default 8]\n"));
10204 fprintf (stream, _("\
10205 -mips1 generate MIPS ISA I instructions\n\
10206 -mips2 generate MIPS ISA II instructions\n\
10207 -mips3 generate MIPS ISA III instructions\n\
10208 -mips4 generate MIPS ISA IV instructions\n\
10209 -mips5 generate MIPS ISA V instructions\n\
10210 -mips32 generate MIPS32 ISA instructions\n\
10211 -mips64 generate MIPS64 ISA instructions\n\
10212 -march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n"));
10216 show (stream, "2000", &column, &first);
10217 show (stream, "3000", &column, &first);
10218 show (stream, "3900", &column, &first);
10219 show (stream, "4000", &column, &first);
10220 show (stream, "4010", &column, &first);
10221 show (stream, "4100", &column, &first);
10222 show (stream, "4111", &column, &first);
10223 show (stream, "4300", &column, &first);
10224 show (stream, "4400", &column, &first);
10225 show (stream, "4600", &column, &first);
10226 show (stream, "4650", &column, &first);
10227 show (stream, "5000", &column, &first);
10228 show (stream, "5200", &column, &first);
10229 show (stream, "5230", &column, &first);
10230 show (stream, "5231", &column, &first);
10231 show (stream, "5261", &column, &first);
10232 show (stream, "5721", &column, &first);
10233 show (stream, "6000", &column, &first);
10234 show (stream, "8000", &column, &first);
10235 show (stream, "10000", &column, &first);
10236 show (stream, "12000", &column, &first);
10237 show (stream, "sb1", &column, &first);
10238 fputc ('\n', stream);
10240 fprintf (stream, _("\
10241 -mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\
10242 -no-mCPU don't generate code specific to CPU.\n\
10243 For -mCPU and -no-mCPU, CPU must be one of:\n"));
10247 show (stream, "3900", &column, &first);
10248 show (stream, "4010", &column, &first);
10249 show (stream, "4100", &column, &first);
10250 show (stream, "4650", &column, &first);
10251 fputc ('\n', stream);
10253 fprintf (stream, _("\
10254 -mips16 generate mips16 instructions\n\
10255 -no-mips16 do not generate mips16 instructions\n"));
10256 fprintf (stream, _("\
10257 -mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\
10258 -mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\
10259 -O0 remove unneeded NOPs, do not swap branches\n\
10260 -O remove unneeded NOPs and swap branches\n\
10261 -n warn about NOPs generated from macros\n\
10262 --[no-]construct-floats [dis]allow floating point values to be constructed\n\
10263 --trap, --no-break trap exception on div by 0 and mult overflow\n\
10264 --break, --no-trap break exception on div by 0 and mult overflow\n"));
10266 fprintf (stream, _("\
10267 -KPIC, -call_shared generate SVR4 position independent code\n\
10268 -non_shared do not generate position independent code\n\
10269 -xgot assume a 32 bit GOT\n\
10270 -mabi=ABI create ABI conformant object file for:\n"));
10274 show (stream, "32", &column, &first);
10275 show (stream, "o64", &column, &first);
10276 show (stream, "n32", &column, &first);
10277 show (stream, "64", &column, &first);
10278 show (stream, "eabi", &column, &first);
10280 fputc ('\n', stream);
10282 fprintf (stream, _("\
10283 -32 create o32 ABI object file (default)\n\
10284 -n32 create n32 ABI object file\n\
10285 -64 create 64 ABI object file\n"));
10290 mips_init_after_args ()
10292 /* initialize opcodes */
10293 bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes;
10294 mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes;
10298 md_pcrel_from (fixP)
10301 if (OUTPUT_FLAVOR != bfd_target_aout_flavour
10302 && fixP->fx_addsy != (symbolS *) NULL
10303 && ! S_IS_DEFINED (fixP->fx_addsy))
10305 /* This makes a branch to an undefined symbol be a branch to the
10306 current location. */
10307 if (mips_pic == EMBEDDED_PIC)
10313 /* return the address of the delay slot */
10314 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
10317 /* This is called before the symbol table is processed. In order to
10318 work with gcc when using mips-tfile, we must keep all local labels.
10319 However, in other cases, we want to discard them. If we were
10320 called with -g, but we didn't see any debugging information, it may
10321 mean that gcc is smuggling debugging information through to
10322 mips-tfile, in which case we must generate all local labels. */
10325 mips_frob_file_before_adjust ()
10327 #ifndef NO_ECOFF_DEBUGGING
10328 if (ECOFF_DEBUGGING
10330 && ! ecoff_debugging_seen)
10331 flag_keep_locals = 1;
10335 /* Sort any unmatched HI16_S relocs so that they immediately precede
10336 the corresponding LO reloc. This is called before md_apply_fix3 and
10337 tc_gen_reloc. Unmatched HI16_S relocs can only be generated by
10338 explicit use of the %hi modifier. */
10343 struct mips_hi_fixup *l;
10345 for (l = mips_hi_fixup_list; l != NULL; l = l->next)
10347 segment_info_type *seginfo;
10350 assert (l->fixp->fx_r_type == BFD_RELOC_HI16_S);
10352 /* Check quickly whether the next fixup happens to be a matching
10354 if (l->fixp->fx_next != NULL
10355 && l->fixp->fx_next->fx_r_type == BFD_RELOC_LO16
10356 && l->fixp->fx_addsy == l->fixp->fx_next->fx_addsy
10357 && l->fixp->fx_offset == l->fixp->fx_next->fx_offset)
10360 /* Look through the fixups for this segment for a matching %lo.
10361 When we find one, move the %hi just in front of it. We do
10362 this in two passes. In the first pass, we try to find a
10363 unique %lo. In the second pass, we permit multiple %hi
10364 relocs for a single %lo (this is a GNU extension). */
10365 seginfo = seg_info (l->seg);
10366 for (pass = 0; pass < 2; pass++)
10371 for (f = seginfo->fix_root; f != NULL; f = f->fx_next)
10373 /* Check whether this is a %lo fixup which matches l->fixp. */
10374 if (f->fx_r_type == BFD_RELOC_LO16
10375 && f->fx_addsy == l->fixp->fx_addsy
10376 && f->fx_offset == l->fixp->fx_offset
10379 || prev->fx_r_type != BFD_RELOC_HI16_S
10380 || prev->fx_addsy != f->fx_addsy
10381 || prev->fx_offset != f->fx_offset))
10385 /* Move l->fixp before f. */
10386 for (pf = &seginfo->fix_root;
10388 pf = &(*pf)->fx_next)
10389 assert (*pf != NULL);
10391 *pf = l->fixp->fx_next;
10393 l->fixp->fx_next = f;
10395 seginfo->fix_root = l->fixp;
10397 prev->fx_next = l->fixp;
10408 #if 0 /* GCC code motion plus incomplete dead code elimination
10409 can leave a %hi without a %lo. */
10411 as_warn_where (l->fixp->fx_file, l->fixp->fx_line,
10412 _("Unmatched %%hi reloc"));
10418 /* When generating embedded PIC code we need to use a special
10419 relocation to represent the difference of two symbols in the .text
10420 section (switch tables use a difference of this sort). See
10421 include/coff/mips.h for details. This macro checks whether this
10422 fixup requires the special reloc. */
10423 #define SWITCH_TABLE(fixp) \
10424 ((fixp)->fx_r_type == BFD_RELOC_32 \
10425 && OUTPUT_FLAVOR != bfd_target_elf_flavour \
10426 && (fixp)->fx_addsy != NULL \
10427 && (fixp)->fx_subsy != NULL \
10428 && S_GET_SEGMENT ((fixp)->fx_addsy) == text_section \
10429 && S_GET_SEGMENT ((fixp)->fx_subsy) == text_section)
10431 /* When generating embedded PIC code we must keep all PC relative
10432 relocations, in case the linker has to relax a call. We also need
10433 to keep relocations for switch table entries.
10435 We may have combined relocations without symbols in the N32/N64 ABI.
10436 We have to prevent gas from dropping them. */
10439 mips_force_relocation (fixp)
10442 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
10443 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
10447 && S_GET_SEGMENT (fixp->fx_addsy) == bfd_abs_section_ptr
10448 && (fixp->fx_r_type == BFD_RELOC_MIPS_SUB
10449 || fixp->fx_r_type == BFD_RELOC_HI16_S
10450 || fixp->fx_r_type == BFD_RELOC_LO16))
10453 return (mips_pic == EMBEDDED_PIC
10455 || SWITCH_TABLE (fixp)
10456 || fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S
10457 || fixp->fx_r_type == BFD_RELOC_PCREL_LO16));
10462 mips_need_elf_addend_fixup (fixP)
10465 if (S_GET_OTHER (fixP->fx_addsy) == STO_MIPS16)
10467 if (mips_pic == EMBEDDED_PIC
10468 && S_IS_WEAK (fixP->fx_addsy))
10470 if (mips_pic != EMBEDDED_PIC
10471 && (S_IS_WEAK (fixP->fx_addsy)
10472 || S_IS_EXTERN (fixP->fx_addsy))
10473 && !S_IS_COMMON (fixP->fx_addsy))
10475 if (symbol_used_in_reloc_p (fixP->fx_addsy)
10476 && (((bfd_get_section_flags (stdoutput,
10477 S_GET_SEGMENT (fixP->fx_addsy))
10478 & SEC_LINK_ONCE) != 0)
10479 || !strncmp (segment_name (S_GET_SEGMENT (fixP->fx_addsy)),
10481 sizeof (".gnu.linkonce") - 1)))
10487 /* Apply a fixup to the object file. */
10490 md_apply_fix3 (fixP, valP, seg)
10493 segT seg ATTRIBUTE_UNUSED;
10499 assert (fixP->fx_size == 4
10500 || fixP->fx_r_type == BFD_RELOC_16
10501 || fixP->fx_r_type == BFD_RELOC_32
10502 || fixP->fx_r_type == BFD_RELOC_MIPS_JMP
10503 || fixP->fx_r_type == BFD_RELOC_HI16_S
10504 || fixP->fx_r_type == BFD_RELOC_LO16
10505 || fixP->fx_r_type == BFD_RELOC_GPREL16
10506 || fixP->fx_r_type == BFD_RELOC_MIPS_LITERAL
10507 || fixP->fx_r_type == BFD_RELOC_GPREL32
10508 || fixP->fx_r_type == BFD_RELOC_64
10509 || fixP->fx_r_type == BFD_RELOC_CTOR
10510 || fixP->fx_r_type == BFD_RELOC_MIPS_SUB
10511 || fixP->fx_r_type == BFD_RELOC_MIPS_HIGHEST
10512 || fixP->fx_r_type == BFD_RELOC_MIPS_HIGHER
10513 || fixP->fx_r_type == BFD_RELOC_MIPS_SCN_DISP
10514 || fixP->fx_r_type == BFD_RELOC_MIPS_REL16
10515 || fixP->fx_r_type == BFD_RELOC_MIPS_RELGOT
10516 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
10517 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY);
10521 /* If we aren't adjusting this fixup to be against the section
10522 symbol, we need to adjust the value. */
10524 if (fixP->fx_addsy != NULL && OUTPUT_FLAVOR == bfd_target_elf_flavour)
10526 if (mips_need_elf_addend_fixup (fixP))
10528 valueT symval = S_GET_VALUE (fixP->fx_addsy);
10531 if (value != 0 && ! fixP->fx_pcrel)
10533 /* In this case, the bfd_install_relocation routine will
10534 incorrectly add the symbol value back in. We just want
10535 the addend to appear in the object file. */
10538 /* Make sure the addend is still non-zero. If it became zero
10539 after the last operation, set it to a spurious value and
10540 subtract the same value from the object file's contents. */
10545 /* The in-place addends for LO16 relocations are signed;
10546 leave the matching HI16 in-place addends as zero. */
10547 if (fixP->fx_r_type != BFD_RELOC_HI16_S)
10549 reloc_howto_type *howto;
10550 bfd_vma contents, mask, field;
10552 howto = bfd_reloc_type_lookup (stdoutput,
10555 contents = bfd_get_bits (fixP->fx_frag->fr_literal
10558 target_big_endian);
10560 /* MASK has bits set where the relocation should go.
10561 FIELD is -value, shifted into the appropriate place
10562 for this relocation. */
10563 mask = 1 << (howto->bitsize - 1);
10564 mask = (((mask - 1) << 1) | 1) << howto->bitpos;
10565 field = (-value >> howto->rightshift) << howto->bitpos;
10567 bfd_put_bits ((field & mask) | (contents & ~mask),
10568 fixP->fx_frag->fr_literal + fixP->fx_where,
10570 target_big_endian);
10576 /* This code was generated using trial and error and so is
10577 fragile and not trustworthy. If you change it, you should
10578 rerun the elf-rel, elf-rel2, and empic testcases and ensure
10579 they still pass. */
10580 if (fixP->fx_pcrel || fixP->fx_subsy != NULL)
10582 value += fixP->fx_frag->fr_address + fixP->fx_where;
10584 /* BFD's REL handling, for MIPS, is _very_ weird.
10585 This gives the right results, but it can't possibly
10586 be the way things are supposed to work. */
10587 if ((fixP->fx_r_type != BFD_RELOC_16_PCREL
10588 && fixP->fx_r_type != BFD_RELOC_16_PCREL_S2)
10589 || S_GET_SEGMENT (fixP->fx_addsy) != undefined_section)
10590 value += fixP->fx_frag->fr_address + fixP->fx_where;
10595 fixP->fx_addnumber = value; /* Remember value for tc_gen_reloc. */
10597 if (fixP->fx_addsy == NULL && ! fixP->fx_pcrel)
10600 switch (fixP->fx_r_type)
10602 case BFD_RELOC_MIPS_JMP:
10603 case BFD_RELOC_MIPS_SHIFT5:
10604 case BFD_RELOC_MIPS_SHIFT6:
10605 case BFD_RELOC_MIPS_GOT_DISP:
10606 case BFD_RELOC_MIPS_GOT_PAGE:
10607 case BFD_RELOC_MIPS_GOT_OFST:
10608 case BFD_RELOC_MIPS_SUB:
10609 case BFD_RELOC_MIPS_INSERT_A:
10610 case BFD_RELOC_MIPS_INSERT_B:
10611 case BFD_RELOC_MIPS_DELETE:
10612 case BFD_RELOC_MIPS_HIGHEST:
10613 case BFD_RELOC_MIPS_HIGHER:
10614 case BFD_RELOC_MIPS_SCN_DISP:
10615 case BFD_RELOC_MIPS_REL16:
10616 case BFD_RELOC_MIPS_RELGOT:
10617 case BFD_RELOC_MIPS_JALR:
10618 case BFD_RELOC_HI16:
10619 case BFD_RELOC_HI16_S:
10620 case BFD_RELOC_GPREL16:
10621 case BFD_RELOC_MIPS_LITERAL:
10622 case BFD_RELOC_MIPS_CALL16:
10623 case BFD_RELOC_MIPS_GOT16:
10624 case BFD_RELOC_GPREL32:
10625 case BFD_RELOC_MIPS_GOT_HI16:
10626 case BFD_RELOC_MIPS_GOT_LO16:
10627 case BFD_RELOC_MIPS_CALL_HI16:
10628 case BFD_RELOC_MIPS_CALL_LO16:
10629 case BFD_RELOC_MIPS16_GPREL:
10630 if (fixP->fx_pcrel)
10631 as_bad_where (fixP->fx_file, fixP->fx_line,
10632 _("Invalid PC relative reloc"));
10633 /* Nothing needed to do. The value comes from the reloc entry */
10636 case BFD_RELOC_MIPS16_JMP:
10637 /* We currently always generate a reloc against a symbol, which
10638 means that we don't want an addend even if the symbol is
10640 fixP->fx_addnumber = 0;
10643 case BFD_RELOC_PCREL_HI16_S:
10644 /* The addend for this is tricky if it is internal, so we just
10645 do everything here rather than in bfd_install_relocation. */
10646 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
10651 && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0)
10653 /* For an external symbol adjust by the address to make it
10654 pcrel_offset. We use the address of the RELLO reloc
10655 which follows this one. */
10656 value += (fixP->fx_next->fx_frag->fr_address
10657 + fixP->fx_next->fx_where);
10659 value = ((value + 0x8000) >> 16) & 0xffff;
10660 buf = (bfd_byte *) fixP->fx_frag->fr_literal + fixP->fx_where;
10661 if (target_big_endian)
10663 md_number_to_chars ((char *) buf, value, 2);
10666 case BFD_RELOC_PCREL_LO16:
10667 /* The addend for this is tricky if it is internal, so we just
10668 do everything here rather than in bfd_install_relocation. */
10669 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
10674 && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0)
10675 value += fixP->fx_frag->fr_address + fixP->fx_where;
10676 buf = (bfd_byte *) fixP->fx_frag->fr_literal + fixP->fx_where;
10677 if (target_big_endian)
10679 md_number_to_chars ((char *) buf, value, 2);
10683 /* This is handled like BFD_RELOC_32, but we output a sign
10684 extended value if we are only 32 bits. */
10686 || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP)))
10688 if (8 <= sizeof (valueT))
10689 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
10696 w1 = w2 = fixP->fx_where;
10697 if (target_big_endian)
10701 md_number_to_chars (fixP->fx_frag->fr_literal + w1, value, 4);
10702 if ((value & 0x80000000) != 0)
10706 md_number_to_chars (fixP->fx_frag->fr_literal + w2, hiv, 4);
10711 case BFD_RELOC_RVA:
10713 /* If we are deleting this reloc entry, we must fill in the
10714 value now. This can happen if we have a .word which is not
10715 resolved when it appears but is later defined. We also need
10716 to fill in the value if this is an embedded PIC switch table
10719 || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP)))
10720 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
10725 /* If we are deleting this reloc entry, we must fill in the
10727 assert (fixP->fx_size == 2);
10729 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
10733 case BFD_RELOC_LO16:
10734 /* When handling an embedded PIC switch statement, we can wind
10735 up deleting a LO16 reloc. See the 'o' case in mips_ip. */
10738 if (value + 0x8000 > 0xffff)
10739 as_bad_where (fixP->fx_file, fixP->fx_line,
10740 _("relocation overflow"));
10741 buf = (bfd_byte *) fixP->fx_frag->fr_literal + fixP->fx_where;
10742 if (target_big_endian)
10744 md_number_to_chars ((char *) buf, value, 2);
10748 case BFD_RELOC_16_PCREL_S2:
10749 if ((value & 0x3) != 0)
10750 as_bad_where (fixP->fx_file, fixP->fx_line,
10751 _("Branch to odd address (%lx)"), (long) value);
10753 /* Fall through. */
10755 case BFD_RELOC_16_PCREL:
10757 * We need to save the bits in the instruction since fixup_segment()
10758 * might be deleting the relocation entry (i.e., a branch within
10759 * the current segment).
10761 if (!fixP->fx_done && value != 0)
10763 /* If 'value' is zero, the remaining reloc code won't actually
10764 do the store, so it must be done here. This is probably
10765 a bug somewhere. */
10767 && (fixP->fx_r_type != BFD_RELOC_16_PCREL_S2
10768 || fixP->fx_addsy == NULL /* ??? */
10769 || ! S_IS_DEFINED (fixP->fx_addsy)))
10770 value -= fixP->fx_frag->fr_address + fixP->fx_where;
10772 value = (offsetT) value >> 2;
10774 /* update old instruction data */
10775 buf = (bfd_byte *) (fixP->fx_where + fixP->fx_frag->fr_literal);
10776 if (target_big_endian)
10777 insn = (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3];
10779 insn = (buf[3] << 24) | (buf[2] << 16) | (buf[1] << 8) | buf[0];
10781 if (value + 0x8000 <= 0xffff)
10782 insn |= value & 0xffff;
10785 /* The branch offset is too large. If this is an
10786 unconditional branch, and we are not generating PIC code,
10787 we can convert it to an absolute jump instruction. */
10788 if (mips_pic == NO_PIC
10790 && fixP->fx_frag->fr_address >= text_section->vma
10791 && (fixP->fx_frag->fr_address
10792 < text_section->vma + text_section->_raw_size)
10793 && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */
10794 || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */
10795 || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */
10797 if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */
10798 insn = 0x0c000000; /* jal */
10800 insn = 0x08000000; /* j */
10801 fixP->fx_r_type = BFD_RELOC_MIPS_JMP;
10803 fixP->fx_addsy = section_symbol (text_section);
10804 fixP->fx_addnumber = (value << 2) + md_pcrel_from (fixP);
10808 /* FIXME. It would be possible in principle to handle
10809 conditional branches which overflow. They could be
10810 transformed into a branch around a jump. This would
10811 require setting up variant frags for each different
10812 branch type. The native MIPS assembler attempts to
10813 handle these cases, but it appears to do it
10815 as_bad_where (fixP->fx_file, fixP->fx_line,
10816 _("Branch out of range"));
10820 md_number_to_chars ((char *) buf, (valueT) insn, 4);
10823 case BFD_RELOC_VTABLE_INHERIT:
10826 && !S_IS_DEFINED (fixP->fx_addsy)
10827 && !S_IS_WEAK (fixP->fx_addsy))
10828 S_SET_WEAK (fixP->fx_addsy);
10831 case BFD_RELOC_VTABLE_ENTRY:
10845 const struct mips_opcode *p;
10846 int treg, sreg, dreg, shamt;
10851 for (i = 0; i < NUMOPCODES; ++i)
10853 p = &mips_opcodes[i];
10854 if (((oc & p->mask) == p->match) && (p->pinfo != INSN_MACRO))
10856 printf ("%08lx %s\t", oc, p->name);
10857 treg = (oc >> 16) & 0x1f;
10858 sreg = (oc >> 21) & 0x1f;
10859 dreg = (oc >> 11) & 0x1f;
10860 shamt = (oc >> 6) & 0x1f;
10862 for (args = p->args;; ++args)
10873 printf ("%c", *args);
10877 assert (treg == sreg);
10878 printf ("$%d,$%d", treg, sreg);
10883 printf ("$%d", dreg);
10888 printf ("$%d", treg);
10892 printf ("0x%x", treg);
10897 printf ("$%d", sreg);
10901 printf ("0x%08lx", oc & 0x1ffffff);
10908 printf ("%d", imm);
10913 printf ("$%d", shamt);
10924 printf (_("%08lx UNDEFINED\n"), oc);
10935 name = input_line_pointer;
10936 c = get_symbol_end ();
10937 p = (symbolS *) symbol_find_or_make (name);
10938 *input_line_pointer = c;
10942 /* Align the current frag to a given power of two. The MIPS assembler
10943 also automatically adjusts any preceding label. */
10946 mips_align (to, fill, label)
10951 mips_emit_delays (false);
10952 frag_align (to, fill, 0);
10953 record_alignment (now_seg, to);
10956 assert (S_GET_SEGMENT (label) == now_seg);
10957 symbol_set_frag (label, frag_now);
10958 S_SET_VALUE (label, (valueT) frag_now_fix ());
10962 /* Align to a given power of two. .align 0 turns off the automatic
10963 alignment used by the data creating pseudo-ops. */
10967 int x ATTRIBUTE_UNUSED;
10970 register long temp_fill;
10971 long max_alignment = 15;
10975 o Note that the assembler pulls down any immediately preceeding label
10976 to the aligned address.
10977 o It's not documented but auto alignment is reinstated by
10978 a .align pseudo instruction.
10979 o Note also that after auto alignment is turned off the mips assembler
10980 issues an error on attempt to assemble an improperly aligned data item.
10985 temp = get_absolute_expression ();
10986 if (temp > max_alignment)
10987 as_bad (_("Alignment too large: %d. assumed."), temp = max_alignment);
10990 as_warn (_("Alignment negative: 0 assumed."));
10993 if (*input_line_pointer == ',')
10995 input_line_pointer++;
10996 temp_fill = get_absolute_expression ();
11003 mips_align (temp, (int) temp_fill,
11004 insn_labels != NULL ? insn_labels->label : NULL);
11011 demand_empty_rest_of_line ();
11015 mips_flush_pending_output ()
11017 mips_emit_delays (false);
11018 mips_clear_insn_labels ();
11027 /* When generating embedded PIC code, we only use the .text, .lit8,
11028 .sdata and .sbss sections. We change the .data and .rdata
11029 pseudo-ops to use .sdata. */
11030 if (mips_pic == EMBEDDED_PIC
11031 && (sec == 'd' || sec == 'r'))
11035 /* The ELF backend needs to know that we are changing sections, so
11036 that .previous works correctly. We could do something like check
11037 for an obj_section_change_hook macro, but that might be confusing
11038 as it would not be appropriate to use it in the section changing
11039 functions in read.c, since obj-elf.c intercepts those. FIXME:
11040 This should be cleaner, somehow. */
11041 obj_elf_section_change_hook ();
11044 mips_emit_delays (false);
11054 subseg_set (bss_section, (subsegT) get_absolute_expression ());
11055 demand_empty_rest_of_line ();
11059 if (USE_GLOBAL_POINTER_OPT)
11061 seg = subseg_new (RDATA_SECTION_NAME,
11062 (subsegT) get_absolute_expression ());
11063 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
11065 bfd_set_section_flags (stdoutput, seg,
11071 if (strcmp (TARGET_OS, "elf") != 0)
11072 record_alignment (seg, 4);
11074 demand_empty_rest_of_line ();
11078 as_bad (_("No read only data section in this object file format"));
11079 demand_empty_rest_of_line ();
11085 if (USE_GLOBAL_POINTER_OPT)
11087 seg = subseg_new (".sdata", (subsegT) get_absolute_expression ());
11088 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
11090 bfd_set_section_flags (stdoutput, seg,
11091 SEC_ALLOC | SEC_LOAD | SEC_RELOC
11093 if (strcmp (TARGET_OS, "elf") != 0)
11094 record_alignment (seg, 4);
11096 demand_empty_rest_of_line ();
11101 as_bad (_("Global pointers not supported; recompile -G 0"));
11102 demand_empty_rest_of_line ();
11111 mips_enable_auto_align ()
11122 label = insn_labels != NULL ? insn_labels->label : NULL;
11123 mips_emit_delays (false);
11124 if (log_size > 0 && auto_align)
11125 mips_align (log_size, 0, label);
11126 mips_clear_insn_labels ();
11127 cons (1 << log_size);
11131 s_float_cons (type)
11136 label = insn_labels != NULL ? insn_labels->label : NULL;
11138 mips_emit_delays (false);
11143 mips_align (3, 0, label);
11145 mips_align (2, 0, label);
11148 mips_clear_insn_labels ();
11153 /* Handle .globl. We need to override it because on Irix 5 you are
11156 where foo is an undefined symbol, to mean that foo should be
11157 considered to be the address of a function. */
11161 int x ATTRIBUTE_UNUSED;
11168 name = input_line_pointer;
11169 c = get_symbol_end ();
11170 symbolP = symbol_find_or_make (name);
11171 *input_line_pointer = c;
11172 SKIP_WHITESPACE ();
11174 /* On Irix 5, every global symbol that is not explicitly labelled as
11175 being a function is apparently labelled as being an object. */
11178 if (! is_end_of_line[(unsigned char) *input_line_pointer])
11183 secname = input_line_pointer;
11184 c = get_symbol_end ();
11185 sec = bfd_get_section_by_name (stdoutput, secname);
11187 as_bad (_("%s: no such section"), secname);
11188 *input_line_pointer = c;
11190 if (sec != NULL && (sec->flags & SEC_CODE) != 0)
11191 flag = BSF_FUNCTION;
11194 symbol_get_bfdsym (symbolP)->flags |= flag;
11196 S_SET_EXTERNAL (symbolP);
11197 demand_empty_rest_of_line ();
11202 int x ATTRIBUTE_UNUSED;
11207 opt = input_line_pointer;
11208 c = get_symbol_end ();
11212 /* FIXME: What does this mean? */
11214 else if (strncmp (opt, "pic", 3) == 0)
11218 i = atoi (opt + 3);
11222 mips_pic = SVR4_PIC;
11224 as_bad (_(".option pic%d not supported"), i);
11226 if (USE_GLOBAL_POINTER_OPT && mips_pic == SVR4_PIC)
11228 if (g_switch_seen && g_switch_value != 0)
11229 as_warn (_("-G may not be used with SVR4 PIC code"));
11230 g_switch_value = 0;
11231 bfd_set_gp_size (stdoutput, 0);
11235 as_warn (_("Unrecognized option \"%s\""), opt);
11237 *input_line_pointer = c;
11238 demand_empty_rest_of_line ();
11241 /* This structure is used to hold a stack of .set values. */
11243 struct mips_option_stack
11245 struct mips_option_stack *next;
11246 struct mips_set_options options;
11249 static struct mips_option_stack *mips_opts_stack;
11251 /* Handle the .set pseudo-op. */
11255 int x ATTRIBUTE_UNUSED;
11257 char *name = input_line_pointer, ch;
11259 while (!is_end_of_line[(unsigned char) *input_line_pointer])
11260 input_line_pointer++;
11261 ch = *input_line_pointer;
11262 *input_line_pointer = '\0';
11264 if (strcmp (name, "reorder") == 0)
11266 if (mips_opts.noreorder && prev_nop_frag != NULL)
11268 /* If we still have pending nops, we can discard them. The
11269 usual nop handling will insert any that are still
11271 prev_nop_frag->fr_fix -= (prev_nop_frag_holds
11272 * (mips_opts.mips16 ? 2 : 4));
11273 prev_nop_frag = NULL;
11275 mips_opts.noreorder = 0;
11277 else if (strcmp (name, "noreorder") == 0)
11279 mips_emit_delays (true);
11280 mips_opts.noreorder = 1;
11281 mips_any_noreorder = 1;
11283 else if (strcmp (name, "at") == 0)
11285 mips_opts.noat = 0;
11287 else if (strcmp (name, "noat") == 0)
11289 mips_opts.noat = 1;
11291 else if (strcmp (name, "macro") == 0)
11293 mips_opts.warn_about_macros = 0;
11295 else if (strcmp (name, "nomacro") == 0)
11297 if (mips_opts.noreorder == 0)
11298 as_bad (_("`noreorder' must be set before `nomacro'"));
11299 mips_opts.warn_about_macros = 1;
11301 else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0)
11303 mips_opts.nomove = 0;
11305 else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0)
11307 mips_opts.nomove = 1;
11309 else if (strcmp (name, "bopt") == 0)
11311 mips_opts.nobopt = 0;
11313 else if (strcmp (name, "nobopt") == 0)
11315 mips_opts.nobopt = 1;
11317 else if (strcmp (name, "mips16") == 0
11318 || strcmp (name, "MIPS-16") == 0)
11319 mips_opts.mips16 = 1;
11320 else if (strcmp (name, "nomips16") == 0
11321 || strcmp (name, "noMIPS-16") == 0)
11322 mips_opts.mips16 = 0;
11323 else if (strcmp (name, "mips3d") == 0)
11324 mips_opts.ase_mips3d = 1;
11325 else if (strcmp (name, "nomips3d") == 0)
11326 mips_opts.ase_mips3d = 0;
11327 else if (strncmp (name, "mips", 4) == 0)
11331 /* Permit the user to change the ISA on the fly. Needless to
11332 say, misuse can cause serious problems. */
11333 isa = atoi (name + 4);
11337 mips_opts.gp32 = file_mips_gp32;
11338 mips_opts.fp32 = file_mips_fp32;
11339 mips_opts.abi = file_mips_abi;
11344 mips_opts.gp32 = 1;
11345 mips_opts.fp32 = 1;
11351 /* Loosen ABI register width restriction. */
11352 if (mips_opts.abi == O32_ABI)
11353 mips_opts.abi = NO_ABI;
11354 mips_opts.gp32 = 0;
11355 mips_opts.fp32 = 0;
11358 as_bad (_("unknown ISA level %s"), name + 4);
11364 case 0: mips_opts.isa = file_mips_isa; break;
11365 case 1: mips_opts.isa = ISA_MIPS1; break;
11366 case 2: mips_opts.isa = ISA_MIPS2; break;
11367 case 3: mips_opts.isa = ISA_MIPS3; break;
11368 case 4: mips_opts.isa = ISA_MIPS4; break;
11369 case 5: mips_opts.isa = ISA_MIPS5; break;
11370 case 32: mips_opts.isa = ISA_MIPS32; break;
11371 case 64: mips_opts.isa = ISA_MIPS64; break;
11372 default: as_bad (_("unknown ISA level %s"), name + 4); break;
11375 else if (strcmp (name, "autoextend") == 0)
11376 mips_opts.noautoextend = 0;
11377 else if (strcmp (name, "noautoextend") == 0)
11378 mips_opts.noautoextend = 1;
11379 else if (strcmp (name, "push") == 0)
11381 struct mips_option_stack *s;
11383 s = (struct mips_option_stack *) xmalloc (sizeof *s);
11384 s->next = mips_opts_stack;
11385 s->options = mips_opts;
11386 mips_opts_stack = s;
11388 else if (strcmp (name, "pop") == 0)
11390 struct mips_option_stack *s;
11392 s = mips_opts_stack;
11394 as_bad (_(".set pop with no .set push"));
11397 /* If we're changing the reorder mode we need to handle
11398 delay slots correctly. */
11399 if (s->options.noreorder && ! mips_opts.noreorder)
11400 mips_emit_delays (true);
11401 else if (! s->options.noreorder && mips_opts.noreorder)
11403 if (prev_nop_frag != NULL)
11405 prev_nop_frag->fr_fix -= (prev_nop_frag_holds
11406 * (mips_opts.mips16 ? 2 : 4));
11407 prev_nop_frag = NULL;
11411 mips_opts = s->options;
11412 mips_opts_stack = s->next;
11418 as_warn (_("Tried to set unrecognized symbol: %s\n"), name);
11420 *input_line_pointer = ch;
11421 demand_empty_rest_of_line ();
11424 /* Handle the .abicalls pseudo-op. I believe this is equivalent to
11425 .option pic2. It means to generate SVR4 PIC calls. */
11428 s_abicalls (ignore)
11429 int ignore ATTRIBUTE_UNUSED;
11431 mips_pic = SVR4_PIC;
11432 if (USE_GLOBAL_POINTER_OPT)
11434 if (g_switch_seen && g_switch_value != 0)
11435 as_warn (_("-G may not be used with SVR4 PIC code"));
11436 g_switch_value = 0;
11438 bfd_set_gp_size (stdoutput, 0);
11439 demand_empty_rest_of_line ();
11442 /* Handle the .cpload pseudo-op. This is used when generating SVR4
11443 PIC code. It sets the $gp register for the function based on the
11444 function address, which is in the register named in the argument.
11445 This uses a relocation against _gp_disp, which is handled specially
11446 by the linker. The result is:
11447 lui $gp,%hi(_gp_disp)
11448 addiu $gp,$gp,%lo(_gp_disp)
11449 addu $gp,$gp,.cpload argument
11450 The .cpload argument is normally $25 == $t9. */
11454 int ignore ATTRIBUTE_UNUSED;
11459 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
11460 .cpload is ignored. */
11461 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
11467 /* .cpload should be in a .set noreorder section. */
11468 if (mips_opts.noreorder == 0)
11469 as_warn (_(".cpload not in noreorder section"));
11471 ex.X_op = O_symbol;
11472 ex.X_add_symbol = symbol_find_or_make ("_gp_disp");
11473 ex.X_op_symbol = NULL;
11474 ex.X_add_number = 0;
11476 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
11477 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
11479 macro_build_lui (NULL, &icnt, &ex, GP);
11480 macro_build ((char *) NULL, &icnt, &ex, "addiu", "t,r,j", GP, GP,
11481 (int) BFD_RELOC_LO16);
11483 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "addu", "d,v,t",
11484 GP, GP, tc_get_register (0));
11486 demand_empty_rest_of_line ();
11489 /* Handle the .cpsetup pseudo-op defined for NewABI PIC code. The syntax is:
11490 .cpsetup $reg1, offset|$reg2, label
11492 If offset is given, this results in:
11493 sd $gp, offset($sp)
11494 lui $gp, %hi(%neg(%gp_rel(label)))
11495 daddiu $gp, $gp, %lo(%neg(%gp_rel(label)))
11496 addu $gp, $gp, $reg1
11498 If $reg2 is given, this results in:
11499 daddu $reg2, $gp, $0
11500 lui $gp, %hi(%neg(%gp_rel(label)))
11501 daddiu $gp, $gp, %lo(%neg(%gp_rel(label)))
11502 addu $gp, $gp, $reg1
11506 int ignore ATTRIBUTE_UNUSED;
11508 expressionS ex_off;
11509 expressionS ex_sym;
11514 /* If we are not generating SVR4 PIC code, .cpload is ignored.
11515 We also need NewABI support. */
11516 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
11522 reg1 = tc_get_register (0);
11523 SKIP_WHITESPACE ();
11524 if (*input_line_pointer != ',')
11526 as_bad (_("missing argument separator ',' for .cpsetup"));
11530 input_line_pointer++;
11531 SKIP_WHITESPACE ();
11532 if (*input_line_pointer == '$')
11533 mips_cpreturn_register = tc_get_register (0);
11535 mips_cpreturn_offset = get_absolute_expression ();
11536 SKIP_WHITESPACE ();
11537 if (*input_line_pointer != ',')
11539 as_bad (_("missing argument separator ',' for .cpsetup"));
11543 input_line_pointer++;
11544 SKIP_WHITESPACE ();
11545 sym = input_line_pointer;
11546 while (ISALNUM (*input_line_pointer))
11547 input_line_pointer++;
11548 *input_line_pointer = 0;
11550 ex_sym.X_op = O_symbol;
11551 ex_sym.X_add_symbol = symbol_find_or_make (sym);
11552 ex_sym.X_op_symbol = NULL;
11553 ex_sym.X_add_number = 0;
11555 if (mips_cpreturn_register == -1)
11557 ex_off.X_op = O_constant;
11558 ex_off.X_add_symbol = NULL;
11559 ex_off.X_op_symbol = NULL;
11560 ex_off.X_add_number = mips_cpreturn_offset;
11562 macro_build ((char *) NULL, &icnt, &ex_off, "sd", "t,o(b)",
11563 mips_gp_register, (int) BFD_RELOC_LO16, SP);
11566 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "daddu",
11567 "d,v,t", mips_cpreturn_register, mips_gp_register, 0);
11569 macro_build ((char *) NULL, &icnt, &ex_sym, "lui", "t,u", mips_gp_register,
11570 (int) BFD_RELOC_GPREL16);
11571 fix_new (frag_now, (char *) prev_insn_fixp - 4 - frag_now->fr_literal, 0,
11572 NULL, 0, 0, BFD_RELOC_MIPS_SUB);
11573 fix_new (frag_now, (char *) prev_insn_fixp - 4 - frag_now->fr_literal, 0,
11574 NULL, 0, 0, BFD_RELOC_HI16_S);
11575 macro_build ((char *) NULL, &icnt, &ex_sym, "addiu", "t,r,j",
11576 mips_gp_register, mips_gp_register, (int) BFD_RELOC_GPREL16);
11577 fix_new (frag_now, (char *) prev_insn_fixp - 4 - frag_now->fr_literal, 0,
11578 NULL, 0, 0, BFD_RELOC_MIPS_SUB);
11579 fix_new (frag_now, (char *) prev_insn_fixp - 4 - frag_now->fr_literal, 0,
11580 NULL, 0, 0, BFD_RELOC_LO16);
11581 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "daddu",
11582 "d,v,t", mips_gp_register, mips_gp_register, reg1);
11584 demand_empty_rest_of_line ();
11589 int ignore ATTRIBUTE_UNUSED;
11591 /* If we are not generating SVR4 PIC code, or if this is not NewABI code,
11592 .cplocal is ignored. */
11593 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
11599 mips_gp_register = tc_get_register (0);
11602 /* Handle the .cprestore pseudo-op. This stores $gp into a given
11603 offset from $sp. The offset is remembered, and after making a PIC
11604 call $gp is restored from that location. */
11607 s_cprestore (ignore)
11608 int ignore ATTRIBUTE_UNUSED;
11613 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
11614 .cprestore is ignored. */
11615 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
11621 mips_cprestore_offset = get_absolute_expression ();
11622 mips_cprestore_valid = 1;
11624 ex.X_op = O_constant;
11625 ex.X_add_symbol = NULL;
11626 ex.X_op_symbol = NULL;
11627 ex.X_add_number = mips_cprestore_offset;
11629 macro_build ((char *) NULL, &icnt, &ex,
11630 HAVE_32BIT_ADDRESSES ? "sw" : "sd",
11631 "t,o(b)", GP, (int) BFD_RELOC_LO16, SP);
11633 demand_empty_rest_of_line ();
11636 /* Handle the .cpreturn pseudo-op defined for NewABI PIC code. If an offset
11637 was given in the preceeding .gpsetup, it results in:
11638 ld $gp, offset($sp)
11640 If a register $reg2 was given there, it results in:
11641 daddiu $gp, $gp, $reg2
11644 s_cpreturn (ignore)
11645 int ignore ATTRIBUTE_UNUSED;
11650 /* If we are not generating SVR4 PIC code, .cpreturn is ignored.
11651 We also need NewABI support. */
11652 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
11658 if (mips_cpreturn_register == -1)
11660 ex.X_op = O_constant;
11661 ex.X_add_symbol = NULL;
11662 ex.X_op_symbol = NULL;
11663 ex.X_add_number = mips_cpreturn_offset;
11665 macro_build ((char *) NULL, &icnt, &ex, "ld", "t,o(b)",
11666 mips_gp_register, (int) BFD_RELOC_LO16, SP);
11669 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "daddu",
11670 "d,v,t", mips_gp_register, mips_cpreturn_register, 0);
11672 demand_empty_rest_of_line ();
11675 /* Handle the .gpvalue pseudo-op. This is used when generating NewABI PIC
11676 code. It sets the offset to use in gp_rel relocations. */
11680 int ignore ATTRIBUTE_UNUSED;
11682 /* If we are not generating SVR4 PIC code, .gpvalue is ignored.
11683 We also need NewABI support. */
11684 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
11690 mips_cpreturn_offset = get_absolute_expression ();
11692 demand_empty_rest_of_line ();
11695 /* Handle the .gpword pseudo-op. This is used when generating PIC
11696 code. It generates a 32 bit GP relative reloc. */
11700 int ignore ATTRIBUTE_UNUSED;
11706 /* When not generating PIC code, this is treated as .word. */
11707 if (mips_pic != SVR4_PIC)
11713 label = insn_labels != NULL ? insn_labels->label : NULL;
11714 mips_emit_delays (true);
11716 mips_align (2, 0, label);
11717 mips_clear_insn_labels ();
11721 if (ex.X_op != O_symbol || ex.X_add_number != 0)
11723 as_bad (_("Unsupported use of .gpword"));
11724 ignore_rest_of_line ();
11728 md_number_to_chars (p, (valueT) 0, 4);
11729 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, 0,
11730 BFD_RELOC_GPREL32);
11732 demand_empty_rest_of_line ();
11735 /* Handle the .cpadd pseudo-op. This is used when dealing with switch
11736 tables in SVR4 PIC code. */
11740 int ignore ATTRIBUTE_UNUSED;
11745 /* This is ignored when not generating SVR4 PIC code or if this is NewABI
11747 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
11753 /* Add $gp to the register named as an argument. */
11754 reg = tc_get_register (0);
11755 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
11756 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
11757 "d,v,t", reg, reg, GP);
11759 demand_empty_rest_of_line ();
11762 /* Handle the .insn pseudo-op. This marks instruction labels in
11763 mips16 mode. This permits the linker to handle them specially,
11764 such as generating jalx instructions when needed. We also make
11765 them odd for the duration of the assembly, in order to generate the
11766 right sort of code. We will make them even in the adjust_symtab
11767 routine, while leaving them marked. This is convenient for the
11768 debugger and the disassembler. The linker knows to make them odd
11773 int ignore ATTRIBUTE_UNUSED;
11775 if (mips_opts.mips16)
11776 mips16_mark_labels ();
11778 demand_empty_rest_of_line ();
11781 /* Handle a .stabn directive. We need these in order to mark a label
11782 as being a mips16 text label correctly. Sometimes the compiler
11783 will emit a label, followed by a .stabn, and then switch sections.
11784 If the label and .stabn are in mips16 mode, then the label is
11785 really a mips16 text label. */
11791 if (type == 'n' && mips_opts.mips16)
11792 mips16_mark_labels ();
11797 /* Handle the .weakext pseudo-op as defined in Kane and Heinrich.
11801 s_mips_weakext (ignore)
11802 int ignore ATTRIBUTE_UNUSED;
11809 name = input_line_pointer;
11810 c = get_symbol_end ();
11811 symbolP = symbol_find_or_make (name);
11812 S_SET_WEAK (symbolP);
11813 *input_line_pointer = c;
11815 SKIP_WHITESPACE ();
11817 if (! is_end_of_line[(unsigned char) *input_line_pointer])
11819 if (S_IS_DEFINED (symbolP))
11821 as_bad ("ignoring attempt to redefine symbol %s",
11822 S_GET_NAME (symbolP));
11823 ignore_rest_of_line ();
11827 if (*input_line_pointer == ',')
11829 ++input_line_pointer;
11830 SKIP_WHITESPACE ();
11834 if (exp.X_op != O_symbol)
11836 as_bad ("bad .weakext directive");
11837 ignore_rest_of_line();
11840 symbol_set_value_expression (symbolP, &exp);
11843 demand_empty_rest_of_line ();
11846 /* Parse a register string into a number. Called from the ECOFF code
11847 to parse .frame. The argument is non-zero if this is the frame
11848 register, so that we can record it in mips_frame_reg. */
11851 tc_get_register (frame)
11856 SKIP_WHITESPACE ();
11857 if (*input_line_pointer++ != '$')
11859 as_warn (_("expected `$'"));
11862 else if (ISDIGIT (*input_line_pointer))
11864 reg = get_absolute_expression ();
11865 if (reg < 0 || reg >= 32)
11867 as_warn (_("Bad register number"));
11873 if (strncmp (input_line_pointer, "fp", 2) == 0)
11875 else if (strncmp (input_line_pointer, "sp", 2) == 0)
11877 else if (strncmp (input_line_pointer, "gp", 2) == 0)
11879 else if (strncmp (input_line_pointer, "at", 2) == 0)
11883 as_warn (_("Unrecognized register name"));
11886 input_line_pointer += 2;
11890 mips_frame_reg = reg != 0 ? reg : SP;
11891 mips_frame_reg_valid = 1;
11892 mips_cprestore_valid = 0;
11898 md_section_align (seg, addr)
11902 int align = bfd_get_section_alignment (stdoutput, seg);
11905 /* We don't need to align ELF sections to the full alignment.
11906 However, Irix 5 may prefer that we align them at least to a 16
11907 byte boundary. We don't bother to align the sections if we are
11908 targeted for an embedded system. */
11909 if (strcmp (TARGET_OS, "elf") == 0)
11915 return ((addr + (1 << align) - 1) & (-1 << align));
11918 /* Utility routine, called from above as well. If called while the
11919 input file is still being read, it's only an approximation. (For
11920 example, a symbol may later become defined which appeared to be
11921 undefined earlier.) */
11924 nopic_need_relax (sym, before_relaxing)
11926 int before_relaxing;
11931 if (USE_GLOBAL_POINTER_OPT && g_switch_value > 0)
11933 const char *symname;
11936 /* Find out whether this symbol can be referenced off the GP
11937 register. It can be if it is smaller than the -G size or if
11938 it is in the .sdata or .sbss section. Certain symbols can
11939 not be referenced off the GP, although it appears as though
11941 symname = S_GET_NAME (sym);
11942 if (symname != (const char *) NULL
11943 && (strcmp (symname, "eprol") == 0
11944 || strcmp (symname, "etext") == 0
11945 || strcmp (symname, "_gp") == 0
11946 || strcmp (symname, "edata") == 0
11947 || strcmp (symname, "_fbss") == 0
11948 || strcmp (symname, "_fdata") == 0
11949 || strcmp (symname, "_ftext") == 0
11950 || strcmp (symname, "end") == 0
11951 || strcmp (symname, "_gp_disp") == 0))
11953 else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym))
11955 #ifndef NO_ECOFF_DEBUGGING
11956 || (symbol_get_obj (sym)->ecoff_extern_size != 0
11957 && (symbol_get_obj (sym)->ecoff_extern_size
11958 <= g_switch_value))
11960 /* We must defer this decision until after the whole
11961 file has been read, since there might be a .extern
11962 after the first use of this symbol. */
11963 || (before_relaxing
11964 #ifndef NO_ECOFF_DEBUGGING
11965 && symbol_get_obj (sym)->ecoff_extern_size == 0
11967 && S_GET_VALUE (sym) == 0)
11968 || (S_GET_VALUE (sym) != 0
11969 && S_GET_VALUE (sym) <= g_switch_value)))
11973 const char *segname;
11975 segname = segment_name (S_GET_SEGMENT (sym));
11976 assert (strcmp (segname, ".lit8") != 0
11977 && strcmp (segname, ".lit4") != 0);
11978 change = (strcmp (segname, ".sdata") != 0
11979 && strcmp (segname, ".sbss") != 0
11980 && strncmp (segname, ".sdata.", 7) != 0
11981 && strncmp (segname, ".gnu.linkonce.s.", 16) != 0);
11986 /* We are not optimizing for the GP register. */
11990 /* Given a mips16 variant frag FRAGP, return non-zero if it needs an
11991 extended opcode. SEC is the section the frag is in. */
11994 mips16_extended_frag (fragp, sec, stretch)
12000 register const struct mips16_immed_operand *op;
12002 int mintiny, maxtiny;
12006 if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
12008 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
12011 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
12012 op = mips16_immed_operands;
12013 while (op->type != type)
12016 assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
12021 if (type == '<' || type == '>' || type == '[' || type == ']')
12024 maxtiny = 1 << op->nbits;
12029 maxtiny = (1 << op->nbits) - 1;
12034 mintiny = - (1 << (op->nbits - 1));
12035 maxtiny = (1 << (op->nbits - 1)) - 1;
12038 sym_frag = symbol_get_frag (fragp->fr_symbol);
12039 val = S_GET_VALUE (fragp->fr_symbol);
12040 symsec = S_GET_SEGMENT (fragp->fr_symbol);
12046 /* We won't have the section when we are called from
12047 mips_relax_frag. However, we will always have been called
12048 from md_estimate_size_before_relax first. If this is a
12049 branch to a different section, we mark it as such. If SEC is
12050 NULL, and the frag is not marked, then it must be a branch to
12051 the same section. */
12054 if (RELAX_MIPS16_LONG_BRANCH (fragp->fr_subtype))
12059 /* Must have been called from md_estimate_size_before_relax. */
12062 fragp->fr_subtype =
12063 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
12065 /* FIXME: We should support this, and let the linker
12066 catch branches and loads that are out of range. */
12067 as_bad_where (fragp->fr_file, fragp->fr_line,
12068 _("unsupported PC relative reference to different section"));
12072 if (fragp != sym_frag && sym_frag->fr_address == 0)
12073 /* Assume non-extended on the first relaxation pass.
12074 The address we have calculated will be bogus if this is
12075 a forward branch to another frag, as the forward frag
12076 will have fr_address == 0. */
12080 /* In this case, we know for sure that the symbol fragment is in
12081 the same section. If the relax_marker of the symbol fragment
12082 differs from the relax_marker of this fragment, we have not
12083 yet adjusted the symbol fragment fr_address. We want to add
12084 in STRETCH in order to get a better estimate of the address.
12085 This particularly matters because of the shift bits. */
12087 && sym_frag->relax_marker != fragp->relax_marker)
12091 /* Adjust stretch for any alignment frag. Note that if have
12092 been expanding the earlier code, the symbol may be
12093 defined in what appears to be an earlier frag. FIXME:
12094 This doesn't handle the fr_subtype field, which specifies
12095 a maximum number of bytes to skip when doing an
12097 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
12099 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
12102 stretch = - ((- stretch)
12103 & ~ ((1 << (int) f->fr_offset) - 1));
12105 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
12114 addr = fragp->fr_address + fragp->fr_fix;
12116 /* The base address rules are complicated. The base address of
12117 a branch is the following instruction. The base address of a
12118 PC relative load or add is the instruction itself, but if it
12119 is in a delay slot (in which case it can not be extended) use
12120 the address of the instruction whose delay slot it is in. */
12121 if (type == 'p' || type == 'q')
12125 /* If we are currently assuming that this frag should be
12126 extended, then, the current address is two bytes
12128 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
12131 /* Ignore the low bit in the target, since it will be set
12132 for a text label. */
12133 if ((val & 1) != 0)
12136 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
12138 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
12141 val -= addr & ~ ((1 << op->shift) - 1);
12143 /* Branch offsets have an implicit 0 in the lowest bit. */
12144 if (type == 'p' || type == 'q')
12147 /* If any of the shifted bits are set, we must use an extended
12148 opcode. If the address depends on the size of this
12149 instruction, this can lead to a loop, so we arrange to always
12150 use an extended opcode. We only check this when we are in
12151 the main relaxation loop, when SEC is NULL. */
12152 if ((val & ((1 << op->shift) - 1)) != 0 && sec == NULL)
12154 fragp->fr_subtype =
12155 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
12159 /* If we are about to mark a frag as extended because the value
12160 is precisely maxtiny + 1, then there is a chance of an
12161 infinite loop as in the following code:
12166 In this case when the la is extended, foo is 0x3fc bytes
12167 away, so the la can be shrunk, but then foo is 0x400 away, so
12168 the la must be extended. To avoid this loop, we mark the
12169 frag as extended if it was small, and is about to become
12170 extended with a value of maxtiny + 1. */
12171 if (val == ((maxtiny + 1) << op->shift)
12172 && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype)
12175 fragp->fr_subtype =
12176 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
12180 else if (symsec != absolute_section && sec != NULL)
12181 as_bad_where (fragp->fr_file, fragp->fr_line, _("unsupported relocation"));
12183 if ((val & ((1 << op->shift) - 1)) != 0
12184 || val < (mintiny << op->shift)
12185 || val > (maxtiny << op->shift))
12191 /* Estimate the size of a frag before relaxing. Unless this is the
12192 mips16, we are not really relaxing here, and the final size is
12193 encoded in the subtype information. For the mips16, we have to
12194 decide whether we are using an extended opcode or not. */
12197 md_estimate_size_before_relax (fragp, segtype)
12202 boolean linkonce = false;
12204 if (RELAX_MIPS16_P (fragp->fr_subtype))
12205 /* We don't want to modify the EXTENDED bit here; it might get us
12206 into infinite loops. We change it only in mips_relax_frag(). */
12207 return (RELAX_MIPS16_EXTENDED (fragp->fr_subtype) ? 4 : 2);
12209 if (mips_pic == NO_PIC)
12211 change = nopic_need_relax (fragp->fr_symbol, 0);
12213 else if (mips_pic == SVR4_PIC)
12218 sym = fragp->fr_symbol;
12220 /* Handle the case of a symbol equated to another symbol. */
12221 while (symbol_equated_reloc_p (sym))
12225 /* It's possible to get a loop here in a badly written
12227 n = symbol_get_value_expression (sym)->X_add_symbol;
12233 symsec = S_GET_SEGMENT (sym);
12235 /* duplicate the test for LINK_ONCE sections as in adjust_reloc_syms */
12236 if (symsec != segtype && ! S_IS_LOCAL (sym))
12238 if ((bfd_get_section_flags (stdoutput, symsec) & SEC_LINK_ONCE)
12242 /* The GNU toolchain uses an extension for ELF: a section
12243 beginning with the magic string .gnu.linkonce is a linkonce
12245 if (strncmp (segment_name (symsec), ".gnu.linkonce",
12246 sizeof ".gnu.linkonce" - 1) == 0)
12250 /* This must duplicate the test in adjust_reloc_syms. */
12251 change = (symsec != &bfd_und_section
12252 && symsec != &bfd_abs_section
12253 && ! bfd_is_com_section (symsec)
12256 /* A global or weak symbol is treated as external. */
12257 && (OUTPUT_FLAVOR != bfd_target_elf_flavour
12258 || (! S_IS_WEAK (sym)
12259 && (! S_IS_EXTERN (sym) || mips_pic == EMBEDDED_PIC)))
12268 /* Record the offset to the first reloc in the fr_opcode field.
12269 This lets md_convert_frag and tc_gen_reloc know that the code
12270 must be expanded. */
12271 fragp->fr_opcode = (fragp->fr_literal
12273 - RELAX_OLD (fragp->fr_subtype)
12274 + RELAX_RELOC1 (fragp->fr_subtype));
12275 /* FIXME: This really needs as_warn_where. */
12276 if (RELAX_WARN (fragp->fr_subtype))
12277 as_warn (_("AT used after \".set noat\" or macro used after "
12278 "\".set nomacro\""));
12280 return RELAX_NEW (fragp->fr_subtype) - RELAX_OLD (fragp->fr_subtype);
12286 /* This is called to see whether a reloc against a defined symbol
12287 should be converted into a reloc against a section. Don't adjust
12288 MIPS16 jump relocations, so we don't have to worry about the format
12289 of the offset in the .o file. Don't adjust relocations against
12290 mips16 symbols, so that the linker can find them if it needs to set
12294 mips_fix_adjustable (fixp)
12298 /* Prevent all adjustments to global symbols. */
12299 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
12300 && mips_pic != EMBEDDED_PIC
12301 && (S_IS_EXTERN (fixp->fx_addsy) || S_IS_WEAK (fixp->fx_addsy)))
12304 if (fixp->fx_r_type == BFD_RELOC_MIPS16_JMP)
12306 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
12307 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
12309 if (fixp->fx_addsy == NULL)
12312 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
12313 && S_GET_OTHER (fixp->fx_addsy) == STO_MIPS16
12314 && fixp->fx_subsy == NULL)
12320 /* Translate internal representation of relocation info to BFD target
12324 tc_gen_reloc (section, fixp)
12325 asection *section ATTRIBUTE_UNUSED;
12328 static arelent *retval[4];
12330 bfd_reloc_code_real_type code;
12332 reloc = retval[0] = (arelent *) xmalloc (sizeof (arelent));
12335 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
12336 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
12337 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
12339 if (mips_pic == EMBEDDED_PIC
12340 && SWITCH_TABLE (fixp))
12342 /* For a switch table entry we use a special reloc. The addend
12343 is actually the difference between the reloc address and the
12345 reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy);
12346 if (OUTPUT_FLAVOR != bfd_target_ecoff_flavour)
12347 as_fatal (_("Double check fx_r_type in tc-mips.c:tc_gen_reloc"));
12348 fixp->fx_r_type = BFD_RELOC_GPREL32;
12350 else if (fixp->fx_r_type == BFD_RELOC_PCREL_LO16)
12352 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
12353 reloc->addend = fixp->fx_addnumber;
12356 /* We use a special addend for an internal RELLO reloc. */
12357 if (symbol_section_p (fixp->fx_addsy))
12358 reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy);
12360 reloc->addend = fixp->fx_addnumber + reloc->address;
12363 else if (fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S)
12365 assert (fixp->fx_next != NULL
12366 && fixp->fx_next->fx_r_type == BFD_RELOC_PCREL_LO16);
12368 /* The reloc is relative to the RELLO; adjust the addend
12370 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
12371 reloc->addend = fixp->fx_next->fx_addnumber;
12374 /* We use a special addend for an internal RELHI reloc. */
12375 if (symbol_section_p (fixp->fx_addsy))
12376 reloc->addend = (fixp->fx_next->fx_frag->fr_address
12377 + fixp->fx_next->fx_where
12378 - S_GET_VALUE (fixp->fx_subsy));
12380 reloc->addend = (fixp->fx_addnumber
12381 + fixp->fx_next->fx_frag->fr_address
12382 + fixp->fx_next->fx_where);
12385 else if (fixp->fx_pcrel == 0 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
12386 reloc->addend = fixp->fx_addnumber;
12389 if (OUTPUT_FLAVOR != bfd_target_aout_flavour)
12390 /* A gruesome hack which is a result of the gruesome gas reloc
12392 reloc->addend = reloc->address;
12394 reloc->addend = -reloc->address;
12397 /* If this is a variant frag, we may need to adjust the existing
12398 reloc and generate a new one. */
12399 if (fixp->fx_frag->fr_opcode != NULL
12400 && (fixp->fx_r_type == BFD_RELOC_GPREL16
12401 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT16
12402 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL16
12403 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16
12404 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_LO16
12405 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16
12406 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_LO16)
12411 assert (! RELAX_MIPS16_P (fixp->fx_frag->fr_subtype));
12413 /* If this is not the last reloc in this frag, then we have two
12414 GPREL relocs, or a GOT_HI16/GOT_LO16 pair, or a
12415 CALL_HI16/CALL_LO16, both of which are being replaced. Let
12416 the second one handle all of them. */
12417 if (fixp->fx_next != NULL
12418 && fixp->fx_frag == fixp->fx_next->fx_frag)
12420 assert ((fixp->fx_r_type == BFD_RELOC_GPREL16
12421 && fixp->fx_next->fx_r_type == BFD_RELOC_GPREL16)
12422 || (fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16
12423 && (fixp->fx_next->fx_r_type
12424 == BFD_RELOC_MIPS_GOT_LO16))
12425 || (fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16
12426 && (fixp->fx_next->fx_r_type
12427 == BFD_RELOC_MIPS_CALL_LO16)));
12432 fixp->fx_where = fixp->fx_frag->fr_opcode - fixp->fx_frag->fr_literal;
12433 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
12434 reloc2 = retval[1] = (arelent *) xmalloc (sizeof (arelent));
12436 reloc2->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
12437 *reloc2->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
12438 reloc2->address = (reloc->address
12439 + (RELAX_RELOC2 (fixp->fx_frag->fr_subtype)
12440 - RELAX_RELOC1 (fixp->fx_frag->fr_subtype)));
12441 reloc2->addend = fixp->fx_addnumber;
12442 reloc2->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_LO16);
12443 assert (reloc2->howto != NULL);
12445 if (RELAX_RELOC3 (fixp->fx_frag->fr_subtype))
12449 reloc3 = retval[2] = (arelent *) xmalloc (sizeof (arelent));
12452 reloc3->address += 4;
12455 if (mips_pic == NO_PIC)
12457 assert (fixp->fx_r_type == BFD_RELOC_GPREL16);
12458 fixp->fx_r_type = BFD_RELOC_HI16_S;
12460 else if (mips_pic == SVR4_PIC)
12462 switch (fixp->fx_r_type)
12466 case BFD_RELOC_MIPS_GOT16:
12468 case BFD_RELOC_MIPS_CALL16:
12469 case BFD_RELOC_MIPS_GOT_LO16:
12470 case BFD_RELOC_MIPS_CALL_LO16:
12471 fixp->fx_r_type = BFD_RELOC_MIPS_GOT16;
12479 /* Since MIPS ELF uses Rel instead of Rela, encode the vtable entry
12480 to be used in the relocation's section offset. */
12481 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
12483 reloc->address = reloc->addend;
12487 /* Since DIFF_EXPR_OK is defined in tc-mips.h, it is possible that
12488 fixup_segment converted a non-PC relative reloc into a PC
12489 relative reloc. In such a case, we need to convert the reloc
12491 code = fixp->fx_r_type;
12492 if (fixp->fx_pcrel)
12497 code = BFD_RELOC_8_PCREL;
12500 code = BFD_RELOC_16_PCREL;
12503 code = BFD_RELOC_32_PCREL;
12506 code = BFD_RELOC_64_PCREL;
12508 case BFD_RELOC_8_PCREL:
12509 case BFD_RELOC_16_PCREL:
12510 case BFD_RELOC_32_PCREL:
12511 case BFD_RELOC_64_PCREL:
12512 case BFD_RELOC_16_PCREL_S2:
12513 case BFD_RELOC_PCREL_HI16_S:
12514 case BFD_RELOC_PCREL_LO16:
12517 as_bad_where (fixp->fx_file, fixp->fx_line,
12518 _("Cannot make %s relocation PC relative"),
12519 bfd_get_reloc_code_name (code));
12524 /* md_apply_fix3 has a double-subtraction hack to get
12525 bfd_install_relocation to behave nicely. GPREL relocations are
12526 handled correctly without this hack, so undo it here. We can't
12527 stop md_apply_fix3 from subtracting twice in the first place since
12528 the fake addend is required for variant frags above. */
12529 if (fixp->fx_addsy != NULL && OUTPUT_FLAVOR == bfd_target_elf_flavour
12530 && code == BFD_RELOC_GPREL16
12531 && reloc->addend != 0
12532 && mips_need_elf_addend_fixup (fixp))
12533 reloc->addend += S_GET_VALUE (fixp->fx_addsy);
12536 /* To support a PC relative reloc when generating embedded PIC code
12537 for ECOFF, we use a Cygnus extension. We check for that here to
12538 make sure that we don't let such a reloc escape normally. */
12539 if ((OUTPUT_FLAVOR == bfd_target_ecoff_flavour
12540 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
12541 && code == BFD_RELOC_16_PCREL_S2
12542 && mips_pic != EMBEDDED_PIC)
12543 reloc->howto = NULL;
12545 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
12547 if (reloc->howto == NULL)
12549 as_bad_where (fixp->fx_file, fixp->fx_line,
12550 _("Can not represent %s relocation in this object file format"),
12551 bfd_get_reloc_code_name (code));
12558 /* Relax a machine dependent frag. This returns the amount by which
12559 the current size of the frag should change. */
12562 mips_relax_frag (fragp, stretch)
12566 if (! RELAX_MIPS16_P (fragp->fr_subtype))
12569 if (mips16_extended_frag (fragp, NULL, stretch))
12571 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
12573 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
12578 if (! RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
12580 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
12587 /* Convert a machine dependent frag. */
12590 md_convert_frag (abfd, asec, fragp)
12591 bfd *abfd ATTRIBUTE_UNUSED;
12598 if (RELAX_MIPS16_P (fragp->fr_subtype))
12601 register const struct mips16_immed_operand *op;
12602 boolean small, ext;
12605 unsigned long insn;
12606 boolean use_extend;
12607 unsigned short extend;
12609 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
12610 op = mips16_immed_operands;
12611 while (op->type != type)
12614 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
12625 resolve_symbol_value (fragp->fr_symbol);
12626 val = S_GET_VALUE (fragp->fr_symbol);
12631 addr = fragp->fr_address + fragp->fr_fix;
12633 /* The rules for the base address of a PC relative reloc are
12634 complicated; see mips16_extended_frag. */
12635 if (type == 'p' || type == 'q')
12640 /* Ignore the low bit in the target, since it will be
12641 set for a text label. */
12642 if ((val & 1) != 0)
12645 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
12647 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
12650 addr &= ~ (addressT) ((1 << op->shift) - 1);
12653 /* Make sure the section winds up with the alignment we have
12656 record_alignment (asec, op->shift);
12660 && (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)
12661 || RELAX_MIPS16_DSLOT (fragp->fr_subtype)))
12662 as_warn_where (fragp->fr_file, fragp->fr_line,
12663 _("extended instruction in delay slot"));
12665 buf = (bfd_byte *) (fragp->fr_literal + fragp->fr_fix);
12667 if (target_big_endian)
12668 insn = bfd_getb16 (buf);
12670 insn = bfd_getl16 (buf);
12672 mips16_immed (fragp->fr_file, fragp->fr_line, type, val,
12673 RELAX_MIPS16_USER_EXT (fragp->fr_subtype),
12674 small, ext, &insn, &use_extend, &extend);
12678 md_number_to_chars ((char *) buf, 0xf000 | extend, 2);
12679 fragp->fr_fix += 2;
12683 md_number_to_chars ((char *) buf, insn, 2);
12684 fragp->fr_fix += 2;
12689 if (fragp->fr_opcode == NULL)
12692 old = RELAX_OLD (fragp->fr_subtype);
12693 new = RELAX_NEW (fragp->fr_subtype);
12694 fixptr = fragp->fr_literal + fragp->fr_fix;
12697 memcpy (fixptr - old, fixptr, new);
12699 fragp->fr_fix += new - old;
12705 /* This function is called after the relocs have been generated.
12706 We've been storing mips16 text labels as odd. Here we convert them
12707 back to even for the convenience of the debugger. */
12710 mips_frob_file_after_relocs ()
12713 unsigned int count, i;
12715 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
12718 syms = bfd_get_outsymbols (stdoutput);
12719 count = bfd_get_symcount (stdoutput);
12720 for (i = 0; i < count; i++, syms++)
12722 if (elf_symbol (*syms)->internal_elf_sym.st_other == STO_MIPS16
12723 && ((*syms)->value & 1) != 0)
12725 (*syms)->value &= ~1;
12726 /* If the symbol has an odd size, it was probably computed
12727 incorrectly, so adjust that as well. */
12728 if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0)
12729 ++elf_symbol (*syms)->internal_elf_sym.st_size;
12736 /* This function is called whenever a label is defined. It is used
12737 when handling branch delays; if a branch has a label, we assume we
12738 can not move it. */
12741 mips_define_label (sym)
12744 struct insn_label_list *l;
12746 if (free_insn_labels == NULL)
12747 l = (struct insn_label_list *) xmalloc (sizeof *l);
12750 l = free_insn_labels;
12751 free_insn_labels = l->next;
12755 l->next = insn_labels;
12759 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12761 /* Some special processing for a MIPS ELF file. */
12764 mips_elf_final_processing ()
12766 /* Write out the register information. */
12771 s.ri_gprmask = mips_gprmask;
12772 s.ri_cprmask[0] = mips_cprmask[0];
12773 s.ri_cprmask[1] = mips_cprmask[1];
12774 s.ri_cprmask[2] = mips_cprmask[2];
12775 s.ri_cprmask[3] = mips_cprmask[3];
12776 /* The gp_value field is set by the MIPS ELF backend. */
12778 bfd_mips_elf32_swap_reginfo_out (stdoutput, &s,
12779 ((Elf32_External_RegInfo *)
12780 mips_regmask_frag));
12784 Elf64_Internal_RegInfo s;
12786 s.ri_gprmask = mips_gprmask;
12788 s.ri_cprmask[0] = mips_cprmask[0];
12789 s.ri_cprmask[1] = mips_cprmask[1];
12790 s.ri_cprmask[2] = mips_cprmask[2];
12791 s.ri_cprmask[3] = mips_cprmask[3];
12792 /* The gp_value field is set by the MIPS ELF backend. */
12794 bfd_mips_elf64_swap_reginfo_out (stdoutput, &s,
12795 ((Elf64_External_RegInfo *)
12796 mips_regmask_frag));
12799 /* Set the MIPS ELF flag bits. FIXME: There should probably be some
12800 sort of BFD interface for this. */
12801 if (mips_any_noreorder)
12802 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER;
12803 if (mips_pic != NO_PIC)
12804 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC;
12806 /* Set MIPS ELF flags for ASEs. */
12807 #if 0 /* XXX FIXME */
12808 if (file_ase_mips3d)
12809 elf_elfheader (stdoutput)->e_flags |= ???;
12812 /* Set the MIPS ELF ABI flags. */
12813 if (file_mips_abi == NO_ABI)
12815 else if (file_mips_abi == O32_ABI)
12816 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32;
12817 else if (file_mips_abi == O64_ABI)
12818 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64;
12819 else if (file_mips_abi == EABI_ABI)
12822 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64;
12824 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32;
12826 else if (file_mips_abi == N32_ABI)
12827 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ABI2;
12829 /* Nothing to do for "64". */
12831 if (mips_32bitmode)
12832 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE;
12835 #endif /* OBJ_ELF || OBJ_MAYBE_ELF */
12837 typedef struct proc {
12839 unsigned long reg_mask;
12840 unsigned long reg_offset;
12841 unsigned long fpreg_mask;
12842 unsigned long fpreg_offset;
12843 unsigned long frame_offset;
12844 unsigned long frame_reg;
12845 unsigned long pc_reg;
12848 static procS cur_proc;
12849 static procS *cur_proc_ptr;
12850 static int numprocs;
12852 /* Fill in an rs_align_code fragment. */
12855 mips_handle_align (fragp)
12858 if (fragp->fr_type != rs_align_code)
12861 if (mips_opts.mips16)
12863 static const unsigned char be_nop[] = { 0x65, 0x00 };
12864 static const unsigned char le_nop[] = { 0x00, 0x65 };
12869 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
12870 p = fragp->fr_literal + fragp->fr_fix;
12875 fragp->fr_fix += 1;
12878 memcpy (p, (target_big_endian ? be_nop : le_nop), 2);
12882 /* For mips32, a nop is a zero, which we trivially get by doing nothing. */
12893 /* check for premature end, nesting errors, etc */
12895 as_warn (_("missing .end at end of assembly"));
12904 if (*input_line_pointer == '-')
12906 ++input_line_pointer;
12909 if (!ISDIGIT (*input_line_pointer))
12910 as_bad (_("expected simple number"));
12911 if (input_line_pointer[0] == '0')
12913 if (input_line_pointer[1] == 'x')
12915 input_line_pointer += 2;
12916 while (ISXDIGIT (*input_line_pointer))
12919 val |= hex_value (*input_line_pointer++);
12921 return negative ? -val : val;
12925 ++input_line_pointer;
12926 while (ISDIGIT (*input_line_pointer))
12929 val |= *input_line_pointer++ - '0';
12931 return negative ? -val : val;
12934 if (!ISDIGIT (*input_line_pointer))
12936 printf (_(" *input_line_pointer == '%c' 0x%02x\n"),
12937 *input_line_pointer, *input_line_pointer);
12938 as_warn (_("invalid number"));
12941 while (ISDIGIT (*input_line_pointer))
12944 val += *input_line_pointer++ - '0';
12946 return negative ? -val : val;
12949 /* The .file directive; just like the usual .file directive, but there
12950 is an initial number which is the ECOFF file index. */
12954 int x ATTRIBUTE_UNUSED;
12960 /* The .end directive. */
12964 int x ATTRIBUTE_UNUSED;
12969 /* Following functions need their own .frame and .cprestore directives. */
12970 mips_frame_reg_valid = 0;
12971 mips_cprestore_valid = 0;
12973 if (!is_end_of_line[(unsigned char) *input_line_pointer])
12976 demand_empty_rest_of_line ();
12981 #ifdef BFD_ASSEMBLER
12982 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
12987 if (now_seg != data_section && now_seg != bss_section)
12994 as_warn (_(".end not in text section"));
12998 as_warn (_(".end directive without a preceding .ent directive."));
12999 demand_empty_rest_of_line ();
13005 assert (S_GET_NAME (p));
13006 if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->isym)))
13007 as_warn (_(".end symbol does not match .ent symbol."));
13010 as_warn (_(".end directive missing or unknown symbol"));
13012 #ifdef MIPS_STABS_ELF
13014 segT saved_seg = now_seg;
13015 subsegT saved_subseg = now_subseg;
13020 dot = frag_now_fix ();
13022 #ifdef md_flush_pending_output
13023 md_flush_pending_output ();
13027 subseg_set (pdr_seg, 0);
13029 /* Write the symbol. */
13030 exp.X_op = O_symbol;
13031 exp.X_add_symbol = p;
13032 exp.X_add_number = 0;
13033 emit_expr (&exp, 4);
13035 fragp = frag_more (7 * 4);
13037 md_number_to_chars (fragp, (valueT) cur_proc_ptr->reg_mask, 4);
13038 md_number_to_chars (fragp + 4, (valueT) cur_proc_ptr->reg_offset, 4);
13039 md_number_to_chars (fragp + 8, (valueT) cur_proc_ptr->fpreg_mask, 4);
13040 md_number_to_chars (fragp + 12, (valueT) cur_proc_ptr->fpreg_offset, 4);
13041 md_number_to_chars (fragp + 16, (valueT) cur_proc_ptr->frame_offset, 4);
13042 md_number_to_chars (fragp + 20, (valueT) cur_proc_ptr->frame_reg, 4);
13043 md_number_to_chars (fragp + 24, (valueT) cur_proc_ptr->pc_reg, 4);
13045 subseg_set (saved_seg, saved_subseg);
13049 cur_proc_ptr = NULL;
13052 /* The .aent and .ent directives. */
13061 symbolP = get_symbol ();
13062 if (*input_line_pointer == ',')
13063 input_line_pointer++;
13064 SKIP_WHITESPACE ();
13065 if (ISDIGIT (*input_line_pointer)
13066 || *input_line_pointer == '-')
13069 #ifdef BFD_ASSEMBLER
13070 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
13075 if (now_seg != data_section && now_seg != bss_section)
13082 as_warn (_(".ent or .aent not in text section."));
13084 if (!aent && cur_proc_ptr)
13085 as_warn (_("missing .end"));
13089 /* This function needs its own .frame and .cprestore directives. */
13090 mips_frame_reg_valid = 0;
13091 mips_cprestore_valid = 0;
13093 cur_proc_ptr = &cur_proc;
13094 memset (cur_proc_ptr, '\0', sizeof (procS));
13096 cur_proc_ptr->isym = symbolP;
13098 symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION;
13103 demand_empty_rest_of_line ();
13106 /* The .frame directive. If the mdebug section is present (IRIX 5 native)
13107 then ecoff.c (ecoff_directive_frame) is used. For embedded targets,
13108 s_mips_frame is used so that we can set the PDR information correctly.
13109 We can't use the ecoff routines because they make reference to the ecoff
13110 symbol table (in the mdebug section). */
13113 s_mips_frame (ignore)
13114 int ignore ATTRIBUTE_UNUSED;
13116 #ifdef MIPS_STABS_ELF
13120 if (cur_proc_ptr == (procS *) NULL)
13122 as_warn (_(".frame outside of .ent"));
13123 demand_empty_rest_of_line ();
13127 cur_proc_ptr->frame_reg = tc_get_register (1);
13129 SKIP_WHITESPACE ();
13130 if (*input_line_pointer++ != ','
13131 || get_absolute_expression_and_terminator (&val) != ',')
13133 as_warn (_("Bad .frame directive"));
13134 --input_line_pointer;
13135 demand_empty_rest_of_line ();
13139 cur_proc_ptr->frame_offset = val;
13140 cur_proc_ptr->pc_reg = tc_get_register (0);
13142 demand_empty_rest_of_line ();
13145 #endif /* MIPS_STABS_ELF */
13148 /* The .fmask and .mask directives. If the mdebug section is present
13149 (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For
13150 embedded targets, s_mips_mask is used so that we can set the PDR
13151 information correctly. We can't use the ecoff routines because they
13152 make reference to the ecoff symbol table (in the mdebug section). */
13155 s_mips_mask (reg_type)
13158 #ifdef MIPS_STABS_ELF
13161 if (cur_proc_ptr == (procS *) NULL)
13163 as_warn (_(".mask/.fmask outside of .ent"));
13164 demand_empty_rest_of_line ();
13168 if (get_absolute_expression_and_terminator (&mask) != ',')
13170 as_warn (_("Bad .mask/.fmask directive"));
13171 --input_line_pointer;
13172 demand_empty_rest_of_line ();
13176 off = get_absolute_expression ();
13178 if (reg_type == 'F')
13180 cur_proc_ptr->fpreg_mask = mask;
13181 cur_proc_ptr->fpreg_offset = off;
13185 cur_proc_ptr->reg_mask = mask;
13186 cur_proc_ptr->reg_offset = off;
13189 demand_empty_rest_of_line ();
13191 s_ignore (reg_type);
13192 #endif /* MIPS_STABS_ELF */
13195 /* The .loc directive. */
13206 assert (now_seg == text_section);
13208 lineno = get_number ();
13209 addroff = frag_now_fix ();
13211 symbolP = symbol_new ("", N_SLINE, addroff, frag_now);
13212 S_SET_TYPE (symbolP, N_SLINE);
13213 S_SET_OTHER (symbolP, 0);
13214 S_SET_DESC (symbolP, lineno);
13215 symbolP->sy_segment = now_seg;
13219 /* CPU name/ISA/number mapping table.
13221 Entries are grouped by type. The first matching CPU or ISA entry
13222 gets chosen by CPU or ISA, so it should be the 'canonical' name
13223 for that type. Entries after that within the type are sorted
13226 Case is ignored in comparison, so put the canonical entry in the
13227 appropriate case but everything else in lower case to ease eye pain. */
13228 static const struct mips_cpu_info mips_cpu_info_table[] =
13231 { "MIPS1", 1, ISA_MIPS1, CPU_R3000, },
13232 { "mips", 1, ISA_MIPS1, CPU_R3000, },
13235 { "MIPS2", 1, ISA_MIPS2, CPU_R6000, },
13238 { "MIPS3", 1, ISA_MIPS3, CPU_R4000, },
13241 { "MIPS4", 1, ISA_MIPS4, CPU_R8000, },
13244 { "MIPS5", 1, ISA_MIPS5, CPU_MIPS5, },
13245 { "Generic-MIPS5", 0, ISA_MIPS5, CPU_MIPS5, },
13248 { "MIPS32", 1, ISA_MIPS32, CPU_MIPS32, },
13249 { "mipsisa32", 0, ISA_MIPS32, CPU_MIPS32, },
13250 { "Generic-MIPS32", 0, ISA_MIPS32, CPU_MIPS32, },
13251 { "4kc", 0, ISA_MIPS32, CPU_MIPS32, },
13252 { "4km", 0, ISA_MIPS32, CPU_MIPS32, },
13253 { "4kp", 0, ISA_MIPS32, CPU_MIPS32, },
13255 /* For historical reasons. */
13256 { "MIPS64", 1, ISA_MIPS3, CPU_R4000, },
13259 { "mipsisa64", 1, ISA_MIPS64, CPU_MIPS64, },
13260 { "Generic-MIPS64", 0, ISA_MIPS64, CPU_MIPS64, },
13261 { "5kc", 0, ISA_MIPS64, CPU_MIPS64, },
13262 { "20kc", 0, ISA_MIPS64, CPU_MIPS64, },
13265 { "R2000", 0, ISA_MIPS1, CPU_R2000, },
13266 { "2000", 0, ISA_MIPS1, CPU_R2000, },
13267 { "2k", 0, ISA_MIPS1, CPU_R2000, },
13268 { "r2k", 0, ISA_MIPS1, CPU_R2000, },
13271 { "R3000", 0, ISA_MIPS1, CPU_R3000, },
13272 { "3000", 0, ISA_MIPS1, CPU_R3000, },
13273 { "3k", 0, ISA_MIPS1, CPU_R3000, },
13274 { "r3k", 0, ISA_MIPS1, CPU_R3000, },
13277 { "R3900", 0, ISA_MIPS1, CPU_R3900, },
13278 { "3900", 0, ISA_MIPS1, CPU_R3900, },
13279 { "mipstx39", 0, ISA_MIPS1, CPU_R3900, },
13282 { "R4000", 0, ISA_MIPS3, CPU_R4000, },
13283 { "4000", 0, ISA_MIPS3, CPU_R4000, },
13284 { "4k", 0, ISA_MIPS3, CPU_R4000, }, /* beware */
13285 { "r4k", 0, ISA_MIPS3, CPU_R4000, },
13288 { "R4010", 0, ISA_MIPS2, CPU_R4010, },
13289 { "4010", 0, ISA_MIPS2, CPU_R4010, },
13292 { "R4400", 0, ISA_MIPS3, CPU_R4400, },
13293 { "4400", 0, ISA_MIPS3, CPU_R4400, },
13296 { "R4600", 0, ISA_MIPS3, CPU_R4600, },
13297 { "4600", 0, ISA_MIPS3, CPU_R4600, },
13298 { "mips64orion", 0, ISA_MIPS3, CPU_R4600, },
13299 { "orion", 0, ISA_MIPS3, CPU_R4600, },
13302 { "R4650", 0, ISA_MIPS3, CPU_R4650, },
13303 { "4650", 0, ISA_MIPS3, CPU_R4650, },
13306 { "R6000", 0, ISA_MIPS2, CPU_R6000, },
13307 { "6000", 0, ISA_MIPS2, CPU_R6000, },
13308 { "6k", 0, ISA_MIPS2, CPU_R6000, },
13309 { "r6k", 0, ISA_MIPS2, CPU_R6000, },
13312 { "R8000", 0, ISA_MIPS4, CPU_R8000, },
13313 { "8000", 0, ISA_MIPS4, CPU_R8000, },
13314 { "8k", 0, ISA_MIPS4, CPU_R8000, },
13315 { "r8k", 0, ISA_MIPS4, CPU_R8000, },
13318 { "R10000", 0, ISA_MIPS4, CPU_R10000, },
13319 { "10000", 0, ISA_MIPS4, CPU_R10000, },
13320 { "10k", 0, ISA_MIPS4, CPU_R10000, },
13321 { "r10k", 0, ISA_MIPS4, CPU_R10000, },
13324 { "R12000", 0, ISA_MIPS4, CPU_R12000, },
13325 { "12000", 0, ISA_MIPS4, CPU_R12000, },
13326 { "12k", 0, ISA_MIPS4, CPU_R12000, },
13327 { "r12k", 0, ISA_MIPS4, CPU_R12000, },
13330 { "VR4100", 0, ISA_MIPS3, CPU_VR4100, },
13331 { "4100", 0, ISA_MIPS3, CPU_VR4100, },
13332 { "mips64vr4100", 0, ISA_MIPS3, CPU_VR4100, },
13333 { "r4100", 0, ISA_MIPS3, CPU_VR4100, },
13336 { "VR4111", 0, ISA_MIPS3, CPU_R4111, },
13337 { "4111", 0, ISA_MIPS3, CPU_R4111, },
13338 { "mips64vr4111", 0, ISA_MIPS3, CPU_R4111, },
13339 { "r4111", 0, ISA_MIPS3, CPU_R4111, },
13342 { "VR4300", 0, ISA_MIPS3, CPU_R4300, },
13343 { "4300", 0, ISA_MIPS3, CPU_R4300, },
13344 { "mips64vr4300", 0, ISA_MIPS3, CPU_R4300, },
13345 { "r4300", 0, ISA_MIPS3, CPU_R4300, },
13348 { "VR5000", 0, ISA_MIPS4, CPU_R5000, },
13349 { "5000", 0, ISA_MIPS4, CPU_R5000, },
13350 { "5k", 0, ISA_MIPS4, CPU_R5000, },
13351 { "mips64vr5000", 0, ISA_MIPS4, CPU_R5000, },
13352 { "r5000", 0, ISA_MIPS4, CPU_R5000, },
13353 { "r5200", 0, ISA_MIPS4, CPU_R5000, },
13354 { "rm5200", 0, ISA_MIPS4, CPU_R5000, },
13355 { "r5230", 0, ISA_MIPS4, CPU_R5000, },
13356 { "rm5230", 0, ISA_MIPS4, CPU_R5000, },
13357 { "r5231", 0, ISA_MIPS4, CPU_R5000, },
13358 { "rm5231", 0, ISA_MIPS4, CPU_R5000, },
13359 { "r5261", 0, ISA_MIPS4, CPU_R5000, },
13360 { "rm5261", 0, ISA_MIPS4, CPU_R5000, },
13361 { "r5721", 0, ISA_MIPS4, CPU_R5000, },
13362 { "rm5721", 0, ISA_MIPS4, CPU_R5000, },
13363 { "r5k", 0, ISA_MIPS4, CPU_R5000, },
13364 { "r7000", 0, ISA_MIPS4, CPU_R5000, },
13366 /* Broadcom SB-1 CPU */
13367 { "SB-1", 0, ISA_MIPS64, CPU_SB1, },
13368 { "sb-1250", 0, ISA_MIPS64, CPU_SB1, },
13369 { "sb1", 0, ISA_MIPS64, CPU_SB1, },
13370 { "sb1250", 0, ISA_MIPS64, CPU_SB1, },
13373 { NULL, 0, 0, 0, },
13376 static const struct mips_cpu_info *
13377 mips_cpu_info_from_name (name)
13382 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
13383 if (strcasecmp (name, mips_cpu_info_table[i].name) == 0)
13384 return (&mips_cpu_info_table[i]);
13389 static const struct mips_cpu_info *
13390 mips_cpu_info_from_isa (isa)
13395 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
13396 if (mips_cpu_info_table[i].is_isa
13397 && isa == mips_cpu_info_table[i].isa)
13398 return (&mips_cpu_info_table[i]);
13403 static const struct mips_cpu_info *
13404 mips_cpu_info_from_cpu (cpu)
13409 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
13410 if (!mips_cpu_info_table[i].is_isa
13411 && cpu == mips_cpu_info_table[i].cpu)
13412 return (&mips_cpu_info_table[i]);