1 /* tc-i386.h -- Header file for tc-i386.c
2 Copyright 1989, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003, 2004, 2005
4 Free Software Foundation, Inc.
6 This file is part of GAS, the GNU Assembler.
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to the Free
20 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
28 #define TARGET_BYTES_BIG_ENDIAN 0
30 #define TARGET_ARCH bfd_arch_i386
31 #define TARGET_MACH (i386_mach ())
32 extern unsigned long i386_mach (void);
35 #define AOUT_TARGET_FORMAT "a.out-i386-freebsd"
38 #define AOUT_TARGET_FORMAT "a.out-i386-netbsd"
41 #define AOUT_TARGET_FORMAT "a.out-i386-bsd"
44 #define AOUT_TARGET_FORMAT "a.out-i386-linux"
47 #define AOUT_TARGET_FORMAT "a.out-mach3"
50 #define AOUT_TARGET_FORMAT "a.out-i386-dynix"
52 #ifndef AOUT_TARGET_FORMAT
53 #define AOUT_TARGET_FORMAT "a.out-i386"
57 #define ELF_TARGET_FORMAT "elf32-i386-freebsd"
58 #elif defined (TE_VXWORKS)
59 #define ELF_TARGET_FORMAT "elf32-i386-vxworks"
62 #ifndef ELF_TARGET_FORMAT
63 #define ELF_TARGET_FORMAT "elf32-i386"
66 #if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
67 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF))
68 extern const char *i386_target_format PARAMS ((void));
69 #define TARGET_FORMAT i386_target_format ()
72 #define TARGET_FORMAT ELF_TARGET_FORMAT
75 #define TARGET_FORMAT AOUT_TARGET_FORMAT
79 #if (defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF))
80 #define md_end i386_elf_emit_arch_note
81 extern void i386_elf_emit_arch_note PARAMS ((void));
84 #define SUB_SEGMENT_ALIGN(SEG, FRCHAIN) 0
86 #define LOCAL_LABELS_FB 1
88 extern const char extra_symbol_chars[];
89 #define tc_symbol_chars extra_symbol_chars
91 extern const char *i386_comment_chars;
92 #define tc_comment_chars i386_comment_chars
94 #define MAX_OPERANDS 4 /* max operands per insn */
95 #define MAX_IMMEDIATE_OPERANDS 2/* max immediates per insn (lcall, ljmp, insertq, extrq) */
96 #define MAX_MEMORY_OPERANDS 2 /* max memory refs per insn (string ops) */
98 /* Prefixes will be emitted in the order defined below.
99 WAIT_PREFIX must be the first prefix since FWAIT is really is an
100 instruction, and so must come before any prefixes. */
101 #define WAIT_PREFIX 0
102 #define LOCKREP_PREFIX 1
103 #define ADDR_PREFIX 2
104 #define DATA_PREFIX 3
106 #define REX_PREFIX 5 /* must come last. */
107 #define MAX_PREFIXES 6 /* max prefixes per opcode */
109 /* we define the syntax here (modulo base,index,scale syntax) */
110 #define REGISTER_PREFIX '%'
111 #define IMMEDIATE_PREFIX '$'
112 #define ABSOLUTE_PREFIX '*'
114 #define TWO_BYTE_OPCODE_ESCAPE 0x0f
115 #define NOP_OPCODE (char) 0x90
117 /* register numbers */
118 #define EBP_REG_NUM 5
119 #define ESP_REG_NUM 4
121 /* modrm_byte.regmem for twobyte escape */
122 #define ESCAPE_TO_TWO_BYTE_ADDRESSING ESP_REG_NUM
123 /* index_base_byte.index for no index register addressing */
124 #define NO_INDEX_REGISTER ESP_REG_NUM
125 /* index_base_byte.base for no base register addressing */
126 #define NO_BASE_REGISTER EBP_REG_NUM
127 #define NO_BASE_REGISTER_16 6
129 /* these are the instruction mnemonic suffixes. */
130 #define WORD_MNEM_SUFFIX 'w'
131 #define BYTE_MNEM_SUFFIX 'b'
132 #define SHORT_MNEM_SUFFIX 's'
133 #define LONG_MNEM_SUFFIX 'l'
134 #define QWORD_MNEM_SUFFIX 'q'
136 #define LONG_DOUBLE_MNEM_SUFFIX 'x'
138 /* modrm.mode = REGMEM_FIELD_HAS_REG when a register is in there */
139 #define REGMEM_FIELD_HAS_REG 0x3/* always = 0x3 */
140 #define REGMEM_FIELD_HAS_MEM (~REGMEM_FIELD_HAS_REG)
142 #define END_OF_INSN '\0'
146 /* instruction name sans width suffix ("mov" for movl insns) */
149 /* how many operands */
150 unsigned int operands;
152 /* base_opcode is the fundamental opcode byte without optional
154 unsigned int base_opcode;
156 /* extension_opcode is the 3 bit extension for group <n> insns.
157 This field is also used to store the 8-bit opcode suffix for the
158 AMD 3DNow! instructions.
159 If this template has no extension opcode (the usual case) use None */
160 unsigned int extension_opcode;
161 #define None 0xffff /* If no extension_opcode is possible. */
163 /* cpu feature flags */
164 unsigned int cpu_flags;
165 #define Cpu086 0x1 /* Any old cpu will do, 0 does the same */
166 #define Cpu186 0x2 /* i186 or better required */
167 #define Cpu286 0x4 /* i286 or better required */
168 #define Cpu386 0x8 /* i386 or better required */
169 #define Cpu486 0x10 /* i486 or better required */
170 #define Cpu586 0x20 /* i585 or better required */
171 #define Cpu686 0x40 /* i686 or better required */
172 #define CpuP4 0x80 /* Pentium4 or better required */
173 #define CpuK6 0x100 /* AMD K6 or better required*/
174 #define CpuAthlon 0x200 /* AMD Athlon or better required*/
175 #define CpuSledgehammer 0x400 /* Sledgehammer or better required */
176 #define CpuMMX 0x800 /* MMX support required */
177 #define CpuMMX2 0x1000 /* extended MMX support (with SSE or 3DNow!Ext) required */
178 #define CpuSSE 0x2000 /* Streaming SIMD extensions required */
179 #define CpuSSE2 0x4000 /* Streaming SIMD extensions 2 required */
180 #define Cpu3dnow 0x8000 /* 3dnow! support required */
181 #define Cpu3dnowA 0x10000 /* 3dnow!Extensions support required */
182 #define CpuSSE3 0x20000 /* Streaming SIMD extensions 3 required */
183 #define CpuPNI CpuSSE3 /* Prescott New Instructions required */
184 #define CpuPadLock 0x40000 /* VIA PadLock required */
185 #define CpuSVME 0x80000 /* AMD Secure Virtual Machine Ext-s required */
186 #define CpuVMX 0x100000 /* VMX Instructions required */
187 #define CpuMNI 0x200000 /* Merom New Instructions required */
188 #define CpuSSE4a 0x400000 /* SSE4a New Instuctions required */
189 #define CpuABM 0x800000 /* ABM New Instructions required */
190 #define CpuAmdFam10 0x1000000 /* AmdFam10 New instructions required */
192 /* These flags are set by gas depending on the flag_code. */
193 #define Cpu64 0x4000000 /* 64bit support required */
194 #define CpuNo64 0x8000000 /* Not supported in the 64bit mode */
196 /* The default value for unknown CPUs - enable all features to avoid problems. */
197 #define CpuUnknownFlags (Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686 \
198 |CpuP4|CpuSledgehammer|CpuAmdFam10|CpuMMX|CpuMMX2|CpuSSE|CpuSSE2|CpuPNI|CpuVMX \
199 |Cpu3dnow|Cpu3dnowA|CpuK6|CpuAthlon|CpuPadLock|CpuSVME|CpuMNI|CpuABM|CpuSSE4a)
201 /* the bits in opcode_modifier are used to generate the final opcode from
202 the base_opcode. These bits also are used to detect alternate forms of
203 the same instruction */
204 unsigned int opcode_modifier;
206 /* opcode_modifier bits: */
207 #define W 0x1 /* set if operands can be words or dwords
208 encoded the canonical way */
209 #define D 0x2 /* D = 0 if Reg --> Regmem;
210 D = 1 if Regmem --> Reg: MUST BE 0x2 */
212 #define FloatR 0x8 /* src/dest swap for floats: MUST BE 0x8 */
213 #define ShortForm 0x10 /* register is in low 3 bits of opcode */
214 #define FloatMF 0x20 /* FP insn memory format bit, sized by 0x4 */
215 #define Jump 0x40 /* special case for jump insns. */
216 #define JumpDword 0x80 /* call and jump */
217 #define JumpByte 0x100 /* loop and jecxz */
218 #define JumpInterSegment 0x200 /* special case for intersegment leaps/calls */
219 #define FloatD 0x400 /* direction for float insns: MUST BE 0x400 */
220 #define Seg2ShortForm 0x800 /* encoding of load segment reg insns */
221 #define Seg3ShortForm 0x1000 /* fs/gs segment register insns. */
222 #define Size16 0x2000 /* needs size prefix if in 32-bit mode */
223 #define Size32 0x4000 /* needs size prefix if in 16-bit mode */
224 #define Size64 0x8000 /* needs size prefix if in 64-bit mode */
225 #define IgnoreSize 0x10000 /* instruction ignores operand size prefix */
226 #define DefaultSize 0x20000 /* default insn size depends on mode */
227 #define No_bSuf 0x40000 /* b suffix on instruction illegal */
228 #define No_wSuf 0x80000 /* w suffix on instruction illegal */
229 #define No_lSuf 0x100000 /* l suffix on instruction illegal */
230 #define No_sSuf 0x200000 /* s suffix on instruction illegal */
231 #define No_qSuf 0x400000 /* q suffix on instruction illegal */
232 #define No_xSuf 0x800000 /* x suffix on instruction illegal */
233 #define FWait 0x1000000 /* instruction needs FWAIT */
234 #define IsString 0x2000000 /* quick test for string instructions */
235 #define regKludge 0x4000000 /* fake an extra reg operand for clr, imul */
236 #define IsPrefix 0x8000000 /* opcode is a prefix */
237 #define ImmExt 0x10000000 /* instruction has extension in 8 bit imm */
238 #define NoRex64 0x20000000 /* instruction don't need Rex64 prefix. */
239 #define Rex64 0x40000000 /* instruction require Rex64 prefix. */
240 #define Ugh 0x80000000 /* deprecated fp insn, gets a warning */
242 /* operand_types[i] describes the type of operand i. This is made
243 by OR'ing together all of the possible type masks. (e.g.
244 'operand_types[i] = Reg|Imm' specifies that operand i can be
245 either a register or an immediate operand. */
246 unsigned int operand_types[4];
248 /* operand_types[i] bits */
250 #define Reg8 0x1 /* 8 bit reg */
251 #define Reg16 0x2 /* 16 bit reg */
252 #define Reg32 0x4 /* 32 bit reg */
253 #define Reg64 0x8 /* 64 bit reg */
255 #define Imm8 0x10 /* 8 bit immediate */
256 #define Imm8S 0x20 /* 8 bit immediate sign extended */
257 #define Imm16 0x40 /* 16 bit immediate */
258 #define Imm32 0x80 /* 32 bit immediate */
259 #define Imm32S 0x100 /* 32 bit immediate sign extended */
260 #define Imm64 0x200 /* 64 bit immediate */
261 #define Imm1 0x400 /* 1 bit immediate */
263 #define BaseIndex 0x800
264 /* Disp8,16,32 are used in different ways, depending on the
265 instruction. For jumps, they specify the size of the PC relative
266 displacement, for baseindex type instructions, they specify the
267 size of the offset relative to the base register, and for memory
268 offset instructions such as `mov 1234,%al' they specify the size of
269 the offset relative to the segment base. */
270 #define Disp8 0x1000 /* 8 bit displacement */
271 #define Disp16 0x2000 /* 16 bit displacement */
272 #define Disp32 0x4000 /* 32 bit displacement */
273 #define Disp32S 0x8000 /* 32 bit signed displacement */
274 #define Disp64 0x10000 /* 64 bit displacement */
276 #define InOutPortReg 0x20000 /* register to hold in/out port addr = dx */
277 #define ShiftCount 0x40000 /* register to hold shift cound = cl */
278 #define Control 0x80000 /* Control register */
279 #define Debug 0x100000 /* Debug register */
280 #define Test 0x200000 /* Test register */
281 #define FloatReg 0x400000 /* Float register */
282 #define FloatAcc 0x800000 /* Float stack top %st(0) */
283 #define SReg2 0x1000000 /* 2 bit segment register */
284 #define SReg3 0x2000000 /* 3 bit segment register */
285 #define Acc 0x4000000 /* Accumulator %al or %ax or %eax */
286 #define JumpAbsolute 0x8000000
287 #define RegMMX 0x10000000 /* MMX register */
288 #define RegXMM 0x20000000 /* XMM registers in PIII */
289 #define EsSeg 0x40000000 /* String insn operand with fixed es segment */
291 /* InvMem is for instructions with a modrm byte that only allow a
292 general register encoding in the i.tm.mode and i.tm.regmem fields,
293 eg. control reg moves. They really ought to support a memory form,
294 but don't, so we add an InvMem flag to the register operand to
295 indicate that it should be encoded in the i.tm.regmem field. */
296 #define InvMem 0x80000000
298 #define Reg (Reg8|Reg16|Reg32|Reg64) /* gen'l register */
299 #define WordReg (Reg16|Reg32|Reg64)
300 #define ImplicitRegister (InOutPortReg|ShiftCount|Acc|FloatAcc)
301 #define Imm (Imm8|Imm8S|Imm16|Imm32S|Imm32|Imm64) /* gen'l immediate */
302 #define EncImm (Imm8|Imm16|Imm32|Imm32S) /* Encodable gen'l immediate */
303 #define Disp (Disp8|Disp16|Disp32|Disp32S|Disp64) /* General displacement */
304 #define AnyMem (Disp8|Disp16|Disp32|Disp32S|BaseIndex|InvMem) /* General memory */
305 /* The following aliases are defined because the opcode table
306 carefully specifies the allowed memory types for each instruction.
307 At the moment we can only tell a memory reference size by the
308 instruction suffix, so there's not much point in defining Mem8,
309 Mem16, Mem32 and Mem64 opcode modifiers - We might as well just use
310 the suffix directly to check memory operands. */
311 #define LLongMem AnyMem /* 64 bits (or more) */
312 #define LongMem AnyMem /* 32 bit memory ref */
313 #define ShortMem AnyMem /* 16 bit memory ref */
314 #define WordMem AnyMem /* 16 or 32 bit memory ref */
315 #define ByteMem AnyMem /* 8 bit memory ref */
320 'templates' is for grouping together 'template' structures for opcodes
321 of the same name. This is only used for storing the insns in the grand
322 ole hash table of insns.
323 The templates themselves start at START and range up to (but not including)
328 const template *start;
333 /* these are for register name --> number & type hash lookup */
337 unsigned int reg_type;
338 unsigned int reg_flags;
339 #define RegRex 0x1 /* Extended register. */
340 #define RegRex64 0x2 /* Extended 8 bit register. */
341 unsigned int reg_num;
348 unsigned int seg_prefix;
352 /* 386 operand encoding bytes: see 386 book for details of this. */
355 unsigned int regmem; /* codes register or memory operand */
356 unsigned int reg; /* codes register operand (or extended opcode) */
357 unsigned int mode; /* how to interpret regmem & reg */
361 /* x86-64 extension prefix. */
362 typedef int rex_byte;
363 #define REX_OPCODE 0x40
365 /* Indicates 64 bit operand size. */
367 /* High extension to reg field of modrm byte. */
369 /* High extension to SIB index field. */
371 /* High extension to base field of modrm or SIB, or reg field of opcode. */
374 /* 386 opcode byte to code indirect addressing. */
388 PROCESSOR_PENTIUMPRO,
401 /* x86 arch names, types and features */
404 const char *name; /* arch name */
405 enum processor_type type; /* arch type */
406 unsigned int flags; /* cpu feature flags */
410 /* The name of the global offset table generated by the compiler. Allow
411 this to be overridden if need be. */
412 #ifndef GLOBAL_OFFSET_TABLE_NAME
413 #define GLOBAL_OFFSET_TABLE_NAME "_GLOBAL_OFFSET_TABLE_"
416 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && !defined (LEX_AT)
417 #define TC_PARSE_CONS_EXPRESSION(EXP, NBYTES) x86_cons (EXP, NBYTES)
418 extern void x86_cons PARAMS ((expressionS *, int));
421 #define TC_CONS_FIX_NEW(FRAG,OFF,LEN,EXP) x86_cons_fix_new(FRAG, OFF, LEN, EXP)
422 extern void x86_cons_fix_new
423 PARAMS ((fragS *, unsigned int, unsigned int, expressionS *));
425 #define DIFF_EXPR_OK /* foo-. gets turned into PC relative relocs */
427 #define NO_RELOC BFD_RELOC_NONE
429 void i386_validate_fix PARAMS ((struct fix *));
430 #define TC_VALIDATE_FIX(FIX,SEGTYPE,SKIP) i386_validate_fix(FIX)
432 #define tc_fix_adjustable(X) tc_i386_fix_adjustable(X)
433 extern int tc_i386_fix_adjustable PARAMS ((struct fix *));
435 /* Values passed to md_apply_fix don't include the symbol value. */
436 #define MD_APPLY_SYM_VALUE(FIX) 0
438 /* ELF wants external syms kept, as does PE COFF. */
439 #if defined (TE_PE) && defined (STRICT_PE_FORMAT)
440 #define EXTERN_FORCE_RELOC \
441 (OUTPUT_FLAVOR == bfd_target_elf_flavour \
442 || OUTPUT_FLAVOR == bfd_target_coff_flavour)
444 #define EXTERN_FORCE_RELOC \
445 (OUTPUT_FLAVOR == bfd_target_elf_flavour)
448 /* This expression evaluates to true if the relocation is for a local
449 object for which we still want to do the relocation at runtime.
450 False if we are willing to perform this relocation while building
451 the .o file. GOTOFF does not need to be checked here because it is
452 not pcrel. I am not sure if some of the others are ever used with
453 pcrel, but it is easier to be safe than sorry. */
455 #define TC_FORCE_RELOCATION_LOCAL(FIX) \
458 || (FIX)->fx_r_type == BFD_RELOC_386_PLT32 \
459 || (FIX)->fx_r_type == BFD_RELOC_386_GOT32 \
460 || (FIX)->fx_r_type == BFD_RELOC_386_GOTPC \
461 || TC_FORCE_RELOCATION (FIX))
463 extern int i386_parse_name (char *, expressionS *, char *);
464 #define md_parse_name(s, e, m, c) i386_parse_name (s, e, c)
466 extern const struct relax_type md_relax_table[];
467 #define TC_GENERIC_RELAX_TABLE md_relax_table
469 extern int optimize_align_code;
471 #define md_do_align(n, fill, len, max, around) \
474 && optimize_align_code \
476 || ((char)*(fill) == (char)0x90 && (len) == 1)) \
477 && subseg_text_p (now_seg)) \
479 frag_align_code ((n), (max)); \
483 #define MAX_MEM_FOR_RS_ALIGN_CODE 15
485 extern void i386_align_code PARAMS ((fragS *, int));
487 #define HANDLE_ALIGN(fragP) \
488 if (fragP->fr_type == rs_align_code) \
489 i386_align_code (fragP, (fragP->fr_next->fr_address \
490 - fragP->fr_address \
493 void i386_print_statistics PARAMS ((FILE *));
494 #define tc_print_statistics i386_print_statistics
496 #define md_number_to_chars number_to_chars_littleendian
499 #define tc_init_after_args() sco_id ()
500 extern void sco_id PARAMS ((void));
503 /* We want .cfi_* pseudo-ops for generating unwind info. */
504 #define TARGET_USE_CFIPOP 1
506 extern unsigned int x86_dwarf2_return_column;
507 #define DWARF2_DEFAULT_RETURN_COLUMN x86_dwarf2_return_column
509 extern int x86_cie_data_alignment;
510 #define DWARF2_CIE_DATA_ALIGNMENT x86_cie_data_alignment
512 #define tc_regname_to_dw2regnum tc_x86_regname_to_dw2regnum
513 extern int tc_x86_regname_to_dw2regnum PARAMS ((char *regname));
515 #define tc_cfi_frame_initial_instructions tc_x86_frame_initial_instructions
516 extern void tc_x86_frame_initial_instructions PARAMS ((void));
518 #define md_elf_section_type(str,len) i386_elf_section_type (str, len)
519 extern int i386_elf_section_type PARAMS ((const char *, size_t len));
521 /* Support for SHF_X86_64_LARGE */
522 extern int x86_64_section_word PARAMS ((char *, size_t));
523 extern int x86_64_section_letter PARAMS ((int letter, char **ptr_msg));
524 #define md_elf_section_letter(LETTER, PTR_MSG) x86_64_section_letter (LETTER, PTR_MSG)
525 #define md_elf_section_word(STR, LEN) x86_64_section_word (STR, LEN)
529 #define O_secrel O_md1
531 #define TC_DWARF2_EMIT_OFFSET tc_pe_dwarf2_emit_offset
532 void tc_pe_dwarf2_emit_offset (symbolS *, unsigned int);