1 2013-08-19 Richard Sandiford <rdsandiford@googlemail.com>
3 * config/tc-mips.c (normalize_constant_expr): Move further up file.
4 (normalize_address_expr): Likewise.
5 (match_insn, match_mips16_insn): New functions, split out from...
6 (mips_ip, mips16_ip): ...here.
8 2013-08-19 Richard Sandiford <rdsandiford@googlemail.com>
10 * config/tc-mips.c (operand_reg_mask, match_operand): Handle
12 (mips_ip, mips16_ip): Use mips_optional_operand_p to check
13 for optional operands.
15 2013-08-16 Alan Modra <amodra@gmail.com>
17 * config/tc-ppc.c (ppc_elf_cons): Allow @l and other reloc
20 2013-08-16 Alan Modra <amodra@gmail.com>
22 * config/tc-ppc.c (ppc_elf_lcomm): Use subsection 1.
24 2013-08-14 David Edelsohn <dje.gcc@gmail.com>
26 * config/tc-ppc.c (ppc_comm): Accept optional fourth .lcomm
27 argument as alignment.
29 2013-08-09 Nick Clifton <nickc@redhat.com>
31 * config/tc-rl78.c (elf_flags): New variable.
32 (enum options): Add OPTION_G10.
33 (md_longopts): Add mg10.
34 (md_parse_option): Parse -mg10.
35 (rl78_elf_final_processing): New function.
36 * config/tc-rl78.c (tc_final_processing): Define.
37 * doc/c-rl78.texi: Document -mg10 option.
39 2013-08-06 Jürgen Urban <JuergenUrban@gmx.de>
41 * config/tc-mips.c (match_vu0_suffix_operand): Allow single-channel
42 suffixes to be elided too.
43 (mips_lookup_insn): Don't reject INSN2_VU0_CHANNEL_SUFFIX here.
44 (mips_ip): Assume .xyzw if no VU0 suffix is specified. Allow +N
47 2013-08-05 John Tytgat <john@bass-software.com>
49 * po/POTFILES.in: Regenerate.
51 2013-08-05 Eric Botcazou <ebotcazou@adacore.com>
52 Konrad Eisele <konrad@gaisler.com>
54 * config/tc-sparc.c (sparc_arch_types): Add leon.
55 (sparc_arch): Move sparc4 around and add leon.
56 (sparc_target_format): Document -Aleon.
57 * doc/c-sparc.texi: Likewise.
59 2013-08-05 Richard Sandiford <rdsandiford@googlemail.com>
61 * config/tc-mips.c (mips_lookup_insn): Make length and opend signed.
63 2013-08-04 Jürgen Urban <JuergenUrban@gmx.de>
64 Richard Sandiford <rdsandiford@googlemail.com>
66 * config/tc-mips.c (MAX_OPERANDS): Bump to 6.
67 (RWARN): Bump to 0x8000000.
68 (RTYPE_VI, RTYPE_VF, RTYPE_R5900_I, RTYPE_R5900_Q, RTYPE_R5900_R)
69 (RTYPE_R5900_ACC): New register types.
70 (RTYPE_MASK): Include them.
71 (R5900_I_NAMES, R5900_Q_NAMES, R5900_R_NAMES, R5900_ACC_NAMES): New
73 (reg_names): Include them.
74 (mips_parse_register_1): New function, split out from...
75 (mips_parse_register): ...here. Add a channels_ptr parameter.
76 Look for VU0 channel suffixes when nonnull.
77 (reg_lookup): Update the call to mips_parse_register.
78 (mips_parse_vu0_channels): New function.
79 (OT_CHANNELS, OT_DOUBLE_CHAR): New mips_operand_token_types.
80 (mips_operand_token): Add a "channels" field to the union.
81 Extend the comment above "ch" to OT_DOUBLE_CHAR.
82 (mips_parse_base_start): Match -- and ++. Handle channel suffixes.
83 (mips_parse_argument_token): Handle channel suffixes here too.
84 (validate_mips_insn): Handle INSN2_VU0_CHANNEL_SUFFIX.
85 Ignore OP_VU0_MATCH_SUFFIX when calculating the used bits.
87 (md_begin): Register $vfN and $vfI registers.
88 (operand_reg_mask): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
89 (convert_reg_type): Handle OP_REG_VI, OP_REG_VF, OP_REG_R5900_I,
90 OP_REG_R5900_Q, OP_REG_R5900_R and OP_REG_R5900_ACC.
91 (match_vu0_suffix_operand): New function.
92 (match_operand): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
93 (macro): Use "+7" rather than "E" for LDQ2 and STQ2.
94 (mips_lookup_insn): New function.
95 (mips_ip): Use it. Allow "+K" operands to be elided at the end
96 of an instruction. Handle '#' sequences.
98 2013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
100 * config/tc-mips.c (macro, mips16_macro): Create an array of operand
101 values and use it instead of sreg, treg, xreg, etc.
103 2013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
105 * config/tc-mips.c (match_int_operand): Use mips_int_operand_min
106 and mips_int_operand_max.
107 (mips16_immed_operand, mips16_immed_operands, MIPS16_NUM_IMMED):
109 (mips16_immed_operand, mips16_immed_in_range_p): New functions.
110 (mips16_immed, mips16_extended_frag): Use them. Use mips_int_operand
111 instead of mips16_immed_operand.
113 2013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
115 * config/tc-mips.c (mips16_macro): Don't use move_register.
116 (mips16_ip): Allow macros to use 'p'.
118 2013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
120 * config/tc-mips.c (MAX_OPERANDS): New macro.
121 (mips_operand_array): New structure.
122 (mips_operands, mips16_operands, micromips_operands): New arrays.
123 (micromips_to_32_reg_b_map, micromips_to_32_reg_c_map)
124 (micromips_to_32_reg_e_map, micromips_to_32_reg_f_map)
125 (micromips_to_32_reg_g_map, micromips_to_32_reg_l_map)
126 (micromips_to_32_reg_q_map): Delete.
127 (insn_operands, insn_opno, insn_extract_operand): New functions.
128 (validate_mips_insn): Take a mips_operand_array as argument and
129 use it to build up a list of operands. Extend to handle INSN_MACRO
131 (validate_mips16_insn): New function.
132 (validate_micromips_insn): Take a mips_operand_array as argument.
134 (md_begin): Initialize mips_operands, mips16_operands and
135 micromips_operands. Call validate_mips_insn and
136 validate_micromips_insn for macro instructions too.
137 Call validate_mips16_insn for MIPS16 instructions.
138 (insn_read_mask, insn_write_mask, operand_reg_mask, insn_reg_mask):
140 (gpr_read_mask, gpr_write_mask, fpr_read_mask, fpr_write_mask): Use
141 them. Handle INSN_UDI.
142 (get_append_method): Use gpr_read_mask.
144 2013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
146 * config/tc-mips.c (compact_branch_p, uncond_branch_p): Use the same
147 flags for MIPS16 and non-MIPS16 instructions.
148 (gpr_mod_mask): Move the INSN2_MOD_SP case outside the micromips block.
149 (gpr_read_mask): Use INSN2_READ_GPR_31 for MIPS16 instructions too.
150 (gpr_write_mask): Remove MIPS16_INSN_WRITE_SP handling.
151 (can_swap_branch_p, get_append_method): Use the same flags for MIPS16
152 and non-MIPS16 instructions. Fix formatting.
154 2013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
156 * config/tc-mips.c (reg_needs_delay): Move later in file.
158 (insns_between): Use gpr_read_mask instead of EXTRACT_OPERAND.
160 2013-07-26 Sergey Guriev <sergey.s.guriev@intel.com>
161 Alexander Ivchenko <alexander.ivchenko@intel.com>
162 Maxim Kuznetsov <maxim.kuznetsov@intel.com>
163 Sergey Lega <sergey.s.lega@intel.com>
164 Anna Tikhonova <anna.tikhonova@intel.com>
165 Ilya Tocar <ilya.tocar@intel.com>
166 Andrey Turetskiy <andrey.turetskiy@intel.com>
167 Ilya Verbin <ilya.verbin@intel.com>
168 Kirill Yukhin <kirill.yukhin@intel.com>
169 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
171 * config/tc-i386-intel.c (O_zmmword_ptr): New.
172 (i386_types): Add zmmword.
173 (i386_intel_simplify_register): Allow regzmm.
174 (i386_intel_simplify): Handle zmmwords.
175 (i386_intel_operand): Handle RC/SAE, vector operations and
177 * config/tc-i386.c (ZMMWORD_MNEM_SUFFIX): New.
178 (struct RC_Operation): New.
179 (struct Mask_Operation): New.
180 (struct Broadcast_Operation): New.
181 (vex_prefix): Size of bytes increased to 4 to support EVEX
183 (enum i386_error): Add new error codes: unsupported_broadcast,
184 broadcast_not_on_src_operand, broadcast_needed,
185 unsupported_masking, mask_not_on_destination, no_default_mask,
186 unsupported_rc_sae, rc_sae_operand_not_last_imm,
187 invalid_register_operand, try_vector_disp8.
188 (struct _i386_insn): Add new fields vrex, need_vrex, mask,
189 rounding, broadcast, memshift.
190 (struct RC_name): New.
191 (RC_NamesTable): New.
194 (extra_symbol_chars): Add '{'.
195 (cpu_arch): Add AVX512F, AVX512CD, AVX512ER and AVX512PF.
196 (i386_operand_type): Add regzmm, regmask and vec_disp8.
197 (match_mem_size): Handle zmmwords.
198 (operand_type_match): Handle zmm-registers.
199 (mode_from_disp_size): Handle vec_disp8.
200 (fits_in_vec_disp8): New.
201 (md_begin): Handle {} properly.
202 (type_names): Add "rZMM", "Mask reg" and "Vector d8".
203 (build_vex_prefix): Handle vrex.
204 (build_evex_prefix): New.
205 (process_immext): Adjust to properly handle EVEX.
206 (md_assemble): Add EVEX encoding support.
207 (swap_2_operands): Correctly handle operands with masking,
208 broadcasting or RC/SAE.
209 (check_VecOperands): Support EVEX features.
210 (VEX_check_operands): Properly handle 16 upper [xyz]mm registers.
211 (match_template): Support regzmm and handle new error codes.
212 (process_suffix): Handle zmmwords and zmm-registers.
213 (check_byte_reg): Extend to zmm-registers.
214 (process_operands): Extend to zmm-registers.
215 (build_modrm_byte): Handle EVEX.
216 (output_insn): Adjust to properly handle EVEX case.
217 (disp_size): Handle vec_disp8.
218 (output_disp): Support compressed disp8*N evex feature.
219 (output_imm): Handle RC/SAE immediates properly.
220 (check_VecOperations): New.
221 (i386_immediate): Handle EVEX features.
222 (i386_index_check): Handle zmmwords and zmm-registers.
223 (RC_SAE_immediate): New.
224 (i386_att_operand): Handle EVEX features.
225 (parse_real_register): Add a check for ZMM/Mask registers.
226 (OPTION_MEVEXLIG): New.
227 (OPTION_MEVEXWIG): New.
228 (md_longopts): Add mevexlig and mevexwig.
229 (md_parse_option): Handle mevexlig and mevexwig options.
230 (md_show_usage): Add description for mevexlig and mevexwig.
231 * doc/c-i386.texi: Document avx512f/.avx512f, avx512cd/.avx512cd,
232 avx512er/.avx512er, avx512pf/.avx512pf, mevexlig and mevexwig.
234 2013-07-25 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
236 * config/tc-i386.c (cpu_arch): Add .sha.
237 * doc/c-i386.texi: Document sha/.sha.
239 2013-07-24 Anna Tikhonova <anna.tikhonova@intel.com>
240 Kirill Yukhin <kirill.yukhin@intel.com>
241 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
243 * config/tc-i386.c (BND_PREFIX): New.
244 (struct _i386_insn): Add new field bnd_prefix.
245 (add_bnd_prefix): New.
247 (i386_operand_type): Add regbnd.
248 (md_assemble): Handle BND prefixes.
249 (parse_insn): Likewise.
250 (output_branch): Likewise.
251 (output_jump): Likewise.
252 (build_modrm_byte): Handle regbnd.
253 (OPTION_MADD_BND_PREFIX): New.
254 (md_longopts): Add entry for 'madd-bnd-prefix'.
255 (md_parse_option): Handle madd-bnd-prefix option.
256 (md_show_usage): Add description for madd-bnd-prefix
258 * doc/c-i386.texi: Document mpx/.mpx and -madd-bnd-prefix.
260 2013-07-24 Tristan Gingold <gingold@adacore.com>
262 * config/tc-ppc.c (md_apply_fix): Adjust BFD_RELOC_PPC_B16 on
265 2013-07-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
267 * config/tc-s390.c (s390_machine): Don't force the .machine
268 argument to lower case.
270 2013-07-22 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
272 * config/tc-arm.c (s_arm_arch_extension): Improve error message
273 for invalid extension.
275 2013-07-19 Yufeng Zhang <yufeng.zhang@arm.com>
277 * config/tc-aarch64.c (enum aarch64_abi_type): New enumeration tag.
278 (AARCH64_ABI_LP64, AARCH64_ABI_ILP32): New enumerators.
279 (aarch64_abi): New variable.
280 (ilp32_p): Change to be a macro.
281 (aarch64_opts): Remove the support for option -milp32 and -mlp64.
282 (struct aarch64_option_abi_value_table): New struct.
283 (aarch64_abis): New table.
284 (aarch64_parse_abi): New function.
285 (aarch64_long_opts): Add entry for -mabi=.
286 * doc/as.texinfo (Target AArch64 options): Document -mabi.
287 * doc/c-aarch64.texi: Likewise.
289 2013-07-18 Jim Thomas <thomas@cfht.hawaii.edu>
291 * config/tc-i386-intel.c (i386_intel_operand): Fixed signed vs
294 2013-07-18 Sandeep Kumar Singh <Sandeep.Singh2@kpitcummins.com>
296 * config/rx-defs.h: Add macros for RX100, RX200, RX600, and
298 * config/rx-parse.y: (rx_check_float_support): Add function to
299 check floating point operation support for target RX100 and
301 * config/tc-rx.c: Add CPU options RX100, RX200, RX600, and RX610.
302 * doc/c-rx.texi: Add -mcpu option to recognize macros for RX100,
303 RX200, RX600, and RX610
305 2013-07-18 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
307 * config/tc-avr.c (md_show_usage): Add avrxmega2 to help text
309 2013-07-18 Vishnu K.S <vishnu.k_s@atmel.com>
311 * config/tc-avr.c: Make ata6289's ISA to AVR_ISA_AVR4.
312 * doc/c-avr.texi: Likewise.
314 2013-07-15 Richard Sandiford <rdsandiford@googlemail.com>
316 * config/tc-mips.c (match_save_restore_list_operand): Avoid -Wformat
317 error with older GCCs.
318 (mips16_macro_build): Dereference args.
320 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
322 * config/tc-mips.c (mips_prefer_vec_regno, mips_parse_register):
323 New functions, split out from...
324 (reg_lookup): ...here. Remove itbl support.
325 (reglist_lookup): Delete.
326 (mips_operand_token_type): New enum.
327 (mips_operand_token): New structure.
328 (mips_operand_tokens): New variable.
329 (mips_add_token, mips_parse_base_start, mips_parse_argument_token)
330 (mips_parse_arguments): New functions.
331 (md_begin): Initialize mips_operand_tokens.
332 (mips_arg_info): Add a token field. Remove optional_reg field.
333 (match_char, match_expression): New functions.
334 (match_const_int): Use match_expression. Remove "s" argument
335 and return a boolean result. Remove O_register handling.
336 (match_regno, match_reg, match_reg_range): New functions.
337 (match_int_operand, match_mapped_int_operand, match_msb_operand)
338 (match_reg_operand, match_reg_pair_operand, match_perf_reg_operand)
339 (match_addiusp_operand, match_clo_clz_dest_operand)
340 (match_lwm_swm_list_operand, match_entry_exit_operand)
341 (match_save_restore_list_operand, match_mdmx_imm_reg_operand)
342 (match_tied_reg_operand): Remove "s" argument and return a boolean
343 result. Match tokens rather than text. Update calls to
344 match_const_int. Rely on match_regno to call check_regno.
345 (match_pcrel_operand, match_pc_operand): Replace "s" argument with
346 "arg" argument. Return a boolean result.
347 (parse_float_constant): Replace with...
348 (match_float_constant): ...this new function.
349 (match_operand): Remove "s" argument and return a boolean result.
350 Update calls to subfunctions.
351 (mips_ip, mips16_ip): Call mips_parse_arguments. Use match routines
352 rather than string-parsing routines. Update handling of optional
353 registers for token scheme.
355 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
357 * config/tc-mips.c (parse_float_constant): Split out from...
360 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
362 * config/tc-mips.c (INSERT_BITS, INSERT_OPERAND, MIPS16_INSERT_OPERAND):
365 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
367 * config/tc-mips.c (mips32_to_16_reg_map): Delete.
368 (match_entry_exit_operand): New function.
369 (match_save_restore_list_operand): Likewise.
370 (match_operand): Use them.
371 (check_absolute_expr): Delete.
372 (mips16_ip): Rewrite main parsing loop to use mips_operands.
374 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
376 * config/tc-mips.c: Enable functions commented out in previous patch.
377 (SKIP_SPACE_TABS): Move further up file.
378 (mips32_to_micromips_reg_b_map, mips32_to_micromips_reg_c_map)
379 (mips32_to_micromips_reg_d_map, mips32_to_micromips_reg_e_map)
380 (ips32_to_micromips_reg_f_map, mips32_to_micromips_reg_g_map)
381 (mips32_to_micromips_reg_l_map, mips32_to_micromips_reg_m_map)
382 (mips32_to_micromips_reg_q_map, mips32_to_micromips_reg_n_map)
383 (micromips_imm_b_map, micromips_imm_c_map): Delete.
384 (mips_lookup_reg_pair): Delete.
385 (macro): Use report_bad_range and report_bad_field.
386 (mips_immed, expr_const_in_range): Delete.
387 (mips_ip): Rewrite main parsing loop to use new functions.
389 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
391 * config/tc-mips.c (mips_oddfpreg_ok): Move further up file.
392 Change return type to bfd_boolean.
393 (report_bad_range, report_bad_field): New functions.
394 (mips_arg_info): New structure.
395 (match_const_int, convert_reg_type, check_regno, match_int_operand)
396 (match_mapped_int_operand, match_msb_operand, match_reg_operand)
397 (match_reg_pair_operand, match_pcrel_operand, match_perf_reg_operand)
398 (match_addiusp_operand, match_clo_clz_dest_operand)
399 (match_lwm_swm_list_operand, match_mdmx_imm_reg_operand)
400 (match_pc_operand, match_tied_reg_operand, match_operand)
401 (check_completed_insn): New functions, commented out for now.
403 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
405 * config/tc-mips.c (insn_insert_operand): New function.
406 (macro_build, mips16_macro_build): Put null character check
407 in the for loop and convert continues to breaks. Use operand
408 structures to handle constant operands.
410 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
412 * config/tc-mips.c (validate_mips_insn): Move further up file.
413 Add insn_bits and decode_operand arguments. Use the mips_operand
414 fields to work out which bits an operand occupies. Detect double
416 (validate_micromips_insn): Move further up file. Call into
419 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
421 * config/tc-mips.c (mips16_macro_build): Remove 'Y' case.
423 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
425 * config/tc-mips.c (macro_build): Take an int for "C", "k", "\\"
427 (macro): Update accordingly.
429 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
431 * config/tc-mips.c (imm_expr, imm2_expr, offset_expr): Tweak commentary.
433 (md_assemble): Remove imm_reloc handling.
434 (mips_ip): Update commentary. Use offset_expr and offset_reloc
435 rather than imm_expr and imm_reloc for 'i', 'j' and 'u'.
436 Use a temporary array rather than imm_reloc when parsing
437 constant expressions. Remove imm_reloc initialization.
438 (mips16_ip): Update commentary. Use offset_expr and offset_reloc
439 for the relaxable field. Use a relax_char variable to track the
440 type of this field. Remove imm_reloc initialization.
442 2013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
444 * config/tc-mips.c (mips16_ip): Handle "I".
446 2013-07-12 Maciej W. Rozycki <macro@codesourcery.com>
448 * config/tc-mips.c (mips_flag_nan2008): New variable.
449 (options): Add OPTION_NAN enum value.
450 (md_longopts): Handle it.
451 (md_parse_option): Likewise.
452 (s_nan): New function.
453 (mips_elf_final_processing): Handle EF_MIPS_NAN2008.
454 (md_show_usage): Add -mnan.
456 * doc/as.texinfo (Overview): Add -mnan.
457 * doc/c-mips.texi (MIPS Opts): Document -mnan.
458 (MIPS NaN Encodings): New node. Document .nan directive.
459 (MIPS-Dependent): List the new node.
461 2013-07-09 Tristan Gingold <gingold@adacore.com>
463 * configure.com: Define HAVE_SYS_TYPES_H and HAVE_UNISTD_H
465 2013-07-08 Richard Sandiford <rdsandiford@googlemail.com>
467 * config/tc-mips.c (mips_ip): Unconditionally parse an expression
468 for 'A' and assume that the constant has been elided if the result
471 2013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
473 * config/tc-mips.c (gprel16_reloc_p): New function.
474 (macro_read_relocs): Assume BFD_RELOC_LO16 if all relocs are
476 (offset_high_part, small_offset_p): New functions.
477 (nacro): Use them. Remove *_OB and *_DOB cases. For single-
478 register load and store macros, handle the 16-bit offset case first.
479 If a 16-bit offset is not suitable for the instruction we're
480 generating, load it into the temporary register using
481 ADDRESS_ADDI_INSN. Make the M_LI_DD code fall through into the
482 M_L_DAB code once the address has been constructed. For double load
483 and store macros, again handle the 16-bit offset case first.
484 If the second register cannot be accessed from the same high
485 part as the first, load it into AT using ADDRESS_ADDI_INSN.
486 Fix the handling of LD in cases where the first register is the
487 same as the base. Also handle the case where the offset is
488 not 16 bits and the second register cannot be accessed from the
489 same high part as the first. For unaligned loads and stores,
490 fuse the offbits == 12 and old "ab" handling. Apply this handling
491 whenever the second offset needs a different high part from the first.
492 Construct the offset using ADDRESS_ADDI_INSN where possible,
493 for offbits == 16 as well as offbits == 12. Use offset_reloc
494 when constructing the individual loads and stores.
495 (mips_ip): Set up imm_expr, imm2_expr, offset_expr, imm_reloc
496 and offset_reloc before matching against a particular opcode.
497 Handle elided 'A' constants. Allow 'A' constants to use
498 relocation operators.
500 2013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
502 * config/tc-mips.c (validate_mips_insn): Remove "[" and "]" handling.
503 (mips_ip): Likewise. Do not set is_mdmx for INSN_5400 instructions.
504 Check constraints on the VR5400 RZU.OB, SLL.OB and SRL.OB instructions.
506 2013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
508 * config/tc-mips.c (mips_ip): Preserve the real bit number for "+p".
509 Require the msb to be <= 31 for "+s". Check that the size is <= 31
510 for both "+s" and "+S".
512 2013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
514 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn):
515 (mips_ip, mips16_ip): Handle "+i".
517 2013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
519 * config/tc-mips.c (mips32_to_micromips_reg_h_map): Delete.
520 (micromips_to_32_reg_h_map): Rename to...
521 (micromips_to_32_reg_h_map1): ...this.
522 (micromips_to_32_reg_i_map): Rename to...
523 (micromips_to_32_reg_h_map2): ...this.
524 (mips_lookup_reg_pair): New function.
525 (gpr_write_mask, macro): Adjust after above renaming.
526 (validate_micromips_insn): Remove "mi" handling.
527 (mips_ip): Likewise. Parse both registers in a pair for "mh".
529 2013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
531 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn)
532 (mips_ip): Remove "+D" and "+T" handling.
534 2013-07-05 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
536 * config/tc-s390.c (md_gather_operands, md_apply_fix): Support new
539 2013-07-03 Marcus Shawcroft <marcus.shawcroft@arm.com>
541 * config/tc-aarch64.c (reloc_table): Merge got_prel19 into got.
543 2013-07-02 Marcus Shawcroft <marcus.shawcroft@arm.com>
545 * config/tc-aarch64.c (md_apply_fix): Reorder case values.
546 (aarch64_force_relocation): Likewise.
548 2013-07-02 Alan Modra <amodra@gmail.com>
550 * config/tc-ppc.c (ppc_elf_adjust_symtab): Don't make .TOC. weak.
552 2013-06-26 Maciej W. Rozycki <macro@codesourcery.com>
554 * doc/as.texinfo (Overview): Remove @samp from MIPS ISA names.
555 * doc/c-mips.texi (MIPS Options): Remove @sc from MIPS ISA names.
556 Replace @sc{mips16} with literal `MIPS16'.
557 (MIPS ISA): Replace @sc{mips3} with literal `MIPS III'.
559 2013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
561 * config/tc-aarch64.c (reloc_table): Replace
562 BFD_RELOC_AARCH64_LD64_GOT_LO12_NC with
563 BFD_RELOC_AARCH64_LD_GOT_LO12_NC; likewise to
564 BFD_RELOC_AARCH64_TLSDESC_LD64_LO12_NC and
565 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC.
566 (md_apply_fix): Handle BFD_RELOC_AARCH64_LD_GOT_LO12_NC,
567 BFD_RELOC_AARCH64_LD32_GOT_LO12_NC,
568 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC,
569 BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC,
570 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC and
571 BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC.
572 (aarch64_force_relocation): Likewise.
574 2013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
576 * config/tc-aarch64.c (ilp32_p): New static variable.
577 (elf64_aarch64_target_format): Return the target according to the
579 (md_begin): Determine 'mach' according to the value of 'ilp32_p'.
580 (aarch64_opts): Add support for options '-milp32' and '-mlp64'.
581 (aarch64_dwarf2_addr_size): New function.
582 * config/tc-aarch64.h (aarch64_dwarf2_addr_size): New declaration.
583 (DWARF2_ADDR_SIZE): New define.
585 2013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
587 * doc/c-mips.texi: Use ISA instead of @sc{isa}.
589 2013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
591 * config/tc-mips.c (validate_mips_insn): Use STYPE rather than SHAMT.
593 2013-06-25 Maciej W. Rozycki <macro@codesourcery.com>
595 * config/tc-mips.c (mips_set_options): Add insn32 member.
596 (mips_opts): Initialize it.
597 (NOP_INSN, NOP_INSN_SIZE): Handle insn32 mode.
598 (options): Add OPTION_INSN32 and OPTION_NO_INSN32 enum values.
599 (md_longopts): Add "minsn32" and "mno-insn32" options.
600 (is_size_valid): Handle insn32 mode.
601 (md_assemble): Pass instruction string down to macro.
602 (brk_fmt): Add second dimension and insn32 mode initializers.
603 (mfhl_fmt): Likewise.
604 (BRK_FMT, MFHL_FMT): Handle insn32 mode.
605 (macro_build) <'c'>: Handle microMIPS 32-bit BREAK encoding.
606 (macro_build_jalr, move_register): Handle insn32 mode.
607 (macro_build_branch_rs): Likewise.
608 (macro): Handle insn32 mode.
609 <M_JRADDIUSP>, <M_JRC>, <M_MOVEP>: New cases.
610 (mips_ip): Handle insn32 mode.
611 (md_parse_option): Handle OPTION_INSN32 and OPTION_NO_INSN32.
612 (s_mipsset): Handle "insn32" and "noinsn32" pseudo-ops.
613 (mips_handle_align): Handle insn32 mode.
614 (md_show_usage): Add -minsn32 and -mno-insn32.
616 * doc/as.texinfo (Target MIPS options): Add -minsn32 and
618 (-minsn32, -mno-insn32): New options.
619 * doc/c-mips.texi (MIPS Opts): Add -minsn32 and -mno-insn32
621 (MIPS assembly options): New node. Document .set insn32 and
623 (MIPS-Dependent): List the new node.
625 2013-06-25 Nick Clifton <nickc@redhat.com>
627 * config/tc-msp430.c (msp430_srcoperand): Do not allow the use of
628 the PC in indirect addressing on 430xv2 parts.
629 (msp430_operands): Add version test to hardware bug encoding
632 2013-06-24 Roland McGrath <mcgrathr@google.com>
634 * config/tc-arm.c (parse_reg_list): Use skip_past_char for '}',
635 so it skips whitespace before it.
636 (s_arm_unwind_save_mmxwr, s_arm_unwind_save_mmxwcg): Likewise.
638 * config/tc-arm.c (arm_symbol_chars): Include '{' and '}'.
639 (arm_reg_parse_multi): Skip whitespace first.
640 (parse_reg_list): Likewise.
641 (parse_vfp_reg_list): Likewise.
642 (s_arm_unwind_save_mmxwcg): Likewise.
644 2013-06-24 Nick Clifton <nickc@redhat.com>
647 * config/tc-arm.c (do_t_smc): Mark as ending an IT block.
649 2013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
651 * config/tc-mips.c (mips_ip): Fix swapped bit numbers in comments.
653 2013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
655 * config/tc-mips.c: Assert that offsetT and valueT are at least
657 (GPR_SMIN, GPR_SMAX): New macros.
658 (macro, mips_ip): Remove code for 4-byte valueT and offsetT.
660 2013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
662 * config/tc-mips.c: Remove OBJ_ELF, OBJ_MAYBE_ELF and IS_ELF
663 conditions. Remove any code deselected by them.
664 (s_mips_frame, s_mips_mask): Handle ECOFF_DEBUGGING case first.
666 2013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
668 * NEWS: Note removal of ECOFF support.
669 * doc/as.texinfo (--emulation): Update for the removal of MIPS ECOFF.
670 * Makefile.am (TARG_ENV_HFILES): Remove config/te-lnews.h.
671 (MULTI_CFILES): Remove config/e-mipsecoff.c.
672 * Makefile.in: Regenerate.
673 * configure.in: Remove MIPS ECOFF references.
674 (mips-sony-bsd*, mips-*-bsd*, mips-*-lnews*-ecoff, mips-*-*-ecoff):
676 (mips-*-irix5*-*, mips*-*-linux*-*, mips*-*-freebsd*)
677 (mips*-*-kfreebsd*-gnu, mips-*-*-elf): Fold into...
678 (mips-*-*): ...this single case.
679 (mipsbecoff, mipslecoff, mipsecoff): Remove emulations. Expect
680 MIPS emulations to be e-mipself*.
681 * configure: Regenerate.
682 * configure.tgt (mips-sony-bsd*, mips-*-ultrix*, mips-*-osf*)
683 (mips-*-ecoff*, mips-*-pe*, mips-*-irix*, ips-*-lnews*, mips-*-riscos*)
684 (mips-*-sysv*): Remove coff and ecoff cases.
685 * as.c (mipsbecoff, mipslecoff, mipsecoff): Remove.
686 * ecoff.c: Remove reference to MIPS ECOFF.
687 * config/e-mipsecoff.c, config/te-lnews.h: Delete files.
688 * config/tc-mips.c (ECOFF_LITTLE_FORMAT): Delete.
689 (RDATA_SECTION_NAME, mips_target_form): Remove COFF and ECOFF cases.
690 (mips_hi_fixup): Tweak comment.
691 (append_insn): Require a howto.
692 (mips_after_parse_args): Remove OBJ_MAYBE_ECOFF code.
694 2013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
696 * doc/as.texinfo: Use MIPS rather than @sc{mips} throughout.
697 Use "CPU" instead of "cpu".
698 * doc/c-mips.texi: Likewise.
699 (MIPS Opts): Rename to MIPS Options.
700 (MIPS option stack): Rename to MIPS Option Stack.
701 (MIPS ASE instruction generation overrides): Rename to
702 MIPS ASE Instruction Generation Overrides (for now).
703 (MIPS floating-point): Rename to MIPS Floating-Point.
705 2013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
707 * doc/c-mips.texi (MIPS Macros): New section.
708 (MIPS Object): Replace with...
709 (MIPS Small Data): ...this new section.
711 2013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
713 * doc/c-mips.texi (MIPS symbol sizes): Move section further up file.
714 Capitalize name. Use @kindex instead of @cindex for .set entries.
716 2013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
718 * doc/c-mips.texi (MIPS Stabs): Remove section.
720 2013-06-20 Richard Sandiford <rdsandiford@googlemail.com>
722 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS, ISA_SUPPORTS_DSP_ASE)
723 (ISA_SUPPORTS_DSP64_ASE, ISA_SUPPORTS_DSPR2_ASE, ISA_SUPPORTS_EVA_ASE)
724 (ISA_SUPPORTS_MT_ASE, ISA_SUPPORTS_MCU_ASE, ISA_SUPPORTS_VIRT_ASE)
725 (ISA_SUPPORTS_VIRT64_ASE): Delete.
726 (mips_ase): New structure.
727 (mips_ases): New table.
728 (FP64_ASES): New macro.
729 (mips_ase_groups): New array.
730 (mips_isa_rev, mips_ase_mask, mips_check_isa_supports_ase)
731 (mips_check_isa_supports_ases, mips_set_ase, mips_lookup_ase): New
733 (is_opcode_valid): Use mips_ases to get the 64-bit ASE flags.
734 (md_parse_option): Use mips_ases and mips_set_ase instead of
735 separate case statements for each ASE option.
736 (mips_after_parse_args): Use FP64_ASES. Use
737 mips_check_isa_supports_ases to check the ASEs against
739 (s_mipsset): Use mips_ases and mips_set_ase instead of
740 separate if statements for each ASE option. Use
741 mips_check_isa_supports_ases, even when a non-ASE option
744 2013-06-19 Greta Yorsh <Greta.Yorsh@arm.com>
746 * config/tc-arm.c (arm_cpus): Add support for Cortex-A12.
748 2013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
750 * config/tc-mips.c (md_shortopts, options, md_longopts)
751 (md_longopts_size): Move earlier in file.
753 2013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
755 * config/tc-mips.c (mips_set_options): Replace separate "ase_*" fields
756 with a single "ase" bitmask.
757 (mips_opts): Update accordingly.
758 (file_ase, file_ase_explicit): New variables.
759 (file_ase_mips3d, file_ase_mdmx, file_ase_smartmips, file_ase_dsp)
760 (file_ase_dspr2, file_ase_eva, file_ase_mt, file_ase_virt): Delete.
761 (ISA_HAS_ROR): Adjust for mips_set_options change.
762 (is_opcode_valid): Take the base ase mask directly from mips_opts.
763 (mips_ip): Adjust for mips_set_options change.
764 (md_parse_option): Likewise. Update file_ase_explicit.
765 (mips_after_parse_args): Adjust for mips_set_options change.
766 Use bitmask operations to select the default ASEs. Set file_ase
767 rather than individual per-ASE variables.
768 (s_mipsset): Adjust for mips_set_options change.
769 (mips_elf_final_processing): Test file_ase rather than
770 file_ase_mdmx. Remove commented-out code.
772 2013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
774 * config/tc-mips.c (mips_cpu_info): Add an "ase" field.
775 (MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP, MIPS_CPU_ASE_MT)
776 (MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX, MIPS_CPU_ASE_DSPR2)
777 (MIPS_CPU_ASE_MCU, MIPS_CPU_ASE_VIRT, MIPS_CPU_ASE_EVA): Delete.
778 (mips_after_parse_args): Use the new "ase" field to choose
780 (mips_cpu_info_table): Move ASEs from the "flags" field to the
783 2013-06-18 Richard Earnshaw <rearnsha@arm.com>
785 * config/tc-arm.c (symbol_preemptible): New function.
786 (relax_branch): Use it.
788 2013-06-17 Catherine Moore <clm@codesourcery.com>
789 Maciej W. Rozycki <macro@codesourcery.com>
790 Chao-Ying Fu <fu@mips.com>
792 * config/tc-mips.c (mips_set_options): Add ase_eva.
793 (mips_set_options mips_opts): Add ase_eva.
794 (file_ase_eva): Declare.
795 (ISA_SUPPORTS_EVA_ASE): Define.
796 (IS_SEXT_9BIT_NUM): Define.
797 (MIPS_CPU_ASE_EVA): Define.
798 (is_opcode_valid): Add support for ase_eva.
799 (macro_build): Likewise.
801 (validate_mips_insn): Likewise.
802 (validate_micromips_insn): Likewise.
804 (options): Add OPTION_EVA and OPTION_NO_EVA.
805 (md_longopts): Add -meva and -mno-eva.
806 (md_parse_option): Process new options.
807 (mips_after_parse_args): Check for valid EVA combinations.
808 (s_mipsset): Likewise.
810 2013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
812 * dwarf2dbg.h (dwarf2_move_insn): Declare.
813 * dwarf2dbg.c (line_subseg): Add pmove_tail.
814 (get_line_subseg): Add create_p argument. Initialize pmove_tail.
815 (dwarf2_gen_line_info_1): Update call accordingly.
816 (dwarf2_move_insn): New function.
817 * config/tc-mips.c (append_insn): Use dwarf2_move_insn.
819 2013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
823 2011-09-05 Richard Sandiford <rdsandiford@googlemail.com>
826 * dwarf2dbg.c (pending_lines, pending_lines_tail): New variables.
827 (dwarf2_gen_line_info_1): Delete.
828 (dwarf2_push_line, dwarf2_flush_pending_lines): New functions.
829 (dwarf2_gen_line_info, dwarf2_emit_label): Use them.
830 (dwarf2_consume_line_info): Call dwarf2_flush_pending_lines.
831 (dwarf2_directive_loc): Push previous .locs instead of generating
834 2013-06-13 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
836 * config/tc-mips.c (ISA_SUPPORTS_VIRT_ASE): Support micromips.
837 (ISA_SUPPORTS_VIRT64_ASE): Support 64-bit micromips.
839 2013-06-13 Nick Clifton <nickc@redhat.com>
842 * config/tc-m68k.h (TC_CHECK_ADJUSTED_BROKEN_DOT_WORD): Define.
843 * config/tc-m68k.c (tc_m68k_check_adjusted_broken_word): New
844 function. Generates an error if the adjusted offset is out of a
847 2013-06-12 Sandra Loosemore <sandra@codesourcery.com>
849 * config/tc-nios2.c (md_apply_fix): Mask constant
850 BFD_RELOC_NIOS2_HIADJ16 value to 16 bits.
852 2013-06-10 Maciej W. Rozycki <macro@codesourcery.com>
854 * config/tc-mips.c (append_insn): Don't do branch relaxation for
855 MIPS-3D instructions either.
856 (md_convert_frag): Update the COPx branch mask accordingly.
858 * config/tc-mips.c (md_show_usage): Document --[no-]relax-branch
860 * doc/as.texinfo (Overview): Add --relax-branch and
862 * doc/c-mips.texi (MIPS Opts): Document --relax-branch and
865 2013-06-09 Sandra Loosemore <sandra@codesourcery.com>
867 * config/tc-nios2.c (nios2_parse_args): Allow trap argument to
870 2013-06-08 Catherine Moore <clm@codesourcery.com>
872 * config/tc-mips.c (is_opcode_valid): Build ASE mask.
873 (is_opcode_valid_16): Pass ase value to opcode_is_member.
874 (append_insn): Change INSN_xxxx to ASE_xxxx.
876 2013-06-01 George Thomas <george.thomas@atmel.com>
878 * gas/config/tc-avr.c: Change ISA for devices with USB support to
881 2013-05-31 H.J. Lu <hongjiu.lu@intel.com>
883 * config/tc-i386.c (md_begin): Don't align text/data/bss sections
886 2013-05-31 Paul Brook <paul@codesourcery.com>
888 * config/tc-mips.c (s_ehword): New.
890 2013-05-30 Paul Brook <paul@codesourcery.com>
892 * config/tc-mips.c (md_apply_fix): Support BFD_RELOC_MIPS_EH.
894 2013-05-29 Maciej W. Rozycki <macro@codesourcery.com>
896 * write.c (resolve_reloc_expr_symbols): On REL targets don't
897 convert relocs who have no relocatable field either. Rephrase
898 the conditional so that the PC-relative check is only applied
901 2013-05-28 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
903 * config/tc-mips.c (macro) <ld>: Don't use $zero for address
906 2013-05-28 Yufeng Zhang <yufeng.zhang@arm.com>
908 * config/tc-aarch64.c (reloc_table): Update to use
909 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21 instead of
910 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE.
911 (md_apply_fix): Likewise.
912 (aarch64_force_relocation): Likewise.
914 2013-05-28 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
916 * config/tc-arm.c (it_fsm_post_encode): Improve
917 warning messages about deprecated IT block formats.
919 2013-05-28 Marcus Shawcroft <marcus.shawcroft@arm.com>
921 * config/tc-aarch64.c (md_apply_fix): Move value range checking
922 inside fx_done condition.
924 2013-05-22 Jürgen Urban <JuergenUrban@gmx.de>
926 * config/tc-mips.c (macro): Handle M_LQC2_AB and M_SQC2_AB.
928 2013-05-20 Peter Bergner <bergner@vnet.ibm.com>
930 * config/tc-ppc.c (ppc_setup_opcodes): Use new_seg to fix error
931 and clean up warning when using PRINT_OPCODE_TABLE.
933 2013-05-20 Alan Modra <amodra@gmail.com>
935 * config/tc-ppc.c (md_apply_fix): Hoist code common to insn
936 and data fixups performing shift/high adjust/sign extension on
937 fieldval. Sink fx_pcrel handling and checks. Use fixP->fx_size
938 when writing data fixups rather than recalculating size.
940 2013-05-16 Jan-Benedict Glaw <jbglaw@lug-owl.de>
942 * doc/c-msp430.texi: Fix typo.
944 2013-05-16 Tristan Gingold <gingold@adacore.com>
946 * config/tc-ppc.c (ppc_is_toc_sym): Symbols of class XMC_TC
947 are also TOC symbols.
949 2013-05-16 Nick Clifton <nickc@redhat.com>
951 * config/tc-msp430.c: Make -mmcu recognise more part numbers.
952 Add -mcpu command to specify core type.
953 * doc/c-msp430.texi: Update documentation.
955 2013-05-09 Andrew Pinski <apinski@cavium.com>
957 * config/tc-mips.c (struct mips_set_options): New ase_virt field.
958 (mips_opts): Update for the new field.
959 (file_ase_virt): New variable.
960 (ISA_SUPPORTS_VIRT_ASE): New macro.
961 (ISA_SUPPORTS_VIRT64_ASE): New macro.
962 (MIPS_CPU_ASE_VIRT): New define.
963 (is_opcode_valid): Handle ase_virt.
964 (macro_build): Handle "+J".
965 (validate_mips_insn): Likewise.
967 (enum options): Add OPTION_VIRT and OPTION_NO_VIRT.
968 (md_longopts): Add mvirt and mnovirt
969 (md_parse_option): Handle OPTION_VIRT and OPTION_NO_VIRT.
970 (mips_after_parse_args): Handle ase_virt field.
971 (s_mipsset): Handle "virt" and "novirt".
972 (mips_elf_final_processing): Add a comment about virt ASE might need
974 (md_show_usage): Print out the usage of -mvirt and mno-virt options.
975 * doc/c-mips.texi: Document -mvirt and -mno-virt.
976 Document ".set virt" and ".set novirt".
978 2013-05-09 Alan Modra <amodra@gmail.com>
980 * config/tc-ppc.c (md_apply_fix): Sign extend fieldval under
981 control of operand flag bits.
983 2013-05-07 Alan Modra <amodra@gmail.com>
985 * config/tc-ppc.c (PPC_VLE_SPLIT16A): Delete unused macro.
986 (PPC_VLE_SPLIT16D, PPC_VLE_LO16A, PPC_VLE_LO16D): Likewise.
987 (PPC_VLE_HI16A, PPC_VLE_HI16D): Likewise.
988 (PPC_VLE_HA16A, PPC_VLE_HA16D): Likewise.
989 (md_apply_fix): Set fx_no_overflow for assorted relocations.
990 Shift and sign-extend fieldval for use by some VLE reloc
991 operand->insert functions.
993 2013-05-06 Paul Brook <paul@codesourcery.com>
994 Catherine Moore <clm@codesourcery.com>
996 * config/tc-mips.c (md_pcrel_from): Handle BFD_RELOC_32_PCREL.
997 (limited_pcrel_reloc_p): Likewise.
998 (md_apply_fix): Likewise.
999 (tc_gen_reloc): Likewise.
1001 2013-05-06 Richard Sandiford <rdsandiford@googlemail.com>
1003 * config/tc-mips.c (limited_pcrel_reloc_p): New function.
1004 (mips_fix_adjustable): Adjust pc-relative check to use
1007 2013-05-02 Richard Sandiford <rdsandiford@googlemail.com>
1009 * config/tc-mips.c (mips_pseudo_table): Add stabd and stabs entries.
1010 (s_mips_stab): Do not restrict to stabn only.
1012 2013-05-02 Nick Clifton <nickc@redhat.com>
1014 * config/tc-msp430.c: Add support for the MSP430X architecture.
1015 Add code to insert a NOP instruction after any instruction that
1016 might change the interrupt state.
1017 Add support for the LARGE memory model.
1018 Add code to initialise the .MSP430.attributes section.
1019 * config/tc-msp430.h: Add support for the MSP430X architecture.
1020 * doc/c-msp430.texi: Document the new -mL and -mN command line
1022 * NEWS: Mention support for the MSP430X architecture.
1024 2013-05-01 Maciej W. Rozycki <macro@codesourcery.com>
1026 * configure.tgt: Replace alpha*-*-linuxecoff* pattern with
1027 alpha*-*-linux*ecoff*.
1029 2013-04-30 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
1031 * config/tc-mips.c (mips_ip): Add sizelo.
1032 For "+C", "+G", and "+H", set sizelo and compare against it.
1034 2013-04-29 Nick Clifton <nickc@redhat.com>
1036 * as.c (Options): Add -gdwarf-sections.
1037 (parse_args): Likewise.
1038 * as.h (flag_dwarf_sections): Declare.
1039 * dwarf2dbg.c (emit_fixed_inc_line_addr): Skip section changes.
1040 (process_entries): When -gdwarf-sections is enabled generate
1041 fragmentary .debug_line sections.
1042 (out_debug_line): Set the section for the .debug_line section end
1044 * doc/as.texinfo: Document -gdwarf-sections.
1045 * NEWS: Mention -gdwarf-sections.
1047 2013-04-26 Christian Groessler <chris@groessler.org>
1049 * config/tc-z8k.c (md_parse_option): Set z8k_target_from_cmdline
1050 according to the target parameter. Don't call s_segm since s_segm
1051 calls bfd_set_arch_mach using stdoutput, but stdoutput isn't
1053 (md_begin): Call s_segm according to target parameter from command
1056 2013-04-25 Alan Modra <amodra@gmail.com>
1058 * configure.in: Allow little-endian linux.
1059 * configure: Regenerate.
1061 2013-04-24 Sandra Loosemore <sandra@codesourcery.com>
1063 * config/tc-nios2.c (nios2_control_register_arg_p): Rename
1064 "fstatus" control register to "eccinj".
1066 2013-04-19 Kai Tietz <ktietz@redhat.com>
1068 * configure.tgt (i386-*-cygwin): Handle x86_64 cygwin.
1070 2013-04-15 Julian Brown <julian@codesourcery.com>
1072 * expr.c (add_to_result, subtract_from_result): Make global.
1073 * expr.h (add_to_result, subtract_from_result): Add prototypes.
1074 * config/tc-sh.c (sh_optimize_expr): Use add_to_result,
1075 subtract_from_result to handle extra bit of precision for .sleb128
1078 2013-04-10 Julian Brown <julian@codesourcery.com>
1080 * read.c (convert_to_bignum): Add sign parameter. Use it
1081 instead of X_unsigned to determine sign of resulting bignum.
1082 (emit_expr): Pass extra argument to convert_to_bignum.
1083 (emit_leb128_expr): Use X_extrabit instead of X_unsigned. Pass
1084 X_extrabit to convert_to_bignum.
1085 (parse_bitfield_cons): Set X_extrabit.
1086 * expr.c (make_expr_symbol, expr_build_uconstant, operand):
1087 Initialise X_extrabit field as appropriate.
1088 (add_to_result): New.
1089 (subtract_from_result): New.
1091 * expr.h (expressionS): Add X_extrabit field.
1093 2013-04-10 Jan Beulich <jbeulich@suse.com>
1095 * gas/config/tc-arm.c (encode_arm_addr_mode_3): Only reject base
1096 register being PC when is_t or writeback, and use distinct
1097 diagnostic for the latter case.
1099 2013-04-10 Jan Beulich <jbeulich@suse.com>
1101 * gas/config/tc-arm.c (parse_operands): Re-write
1102 po_barrier_or_imm().
1103 (do_barrier): Remove bogus constraint().
1104 (do_t_barrier): Remove.
1106 2013-04-09 Joerg Wunsch <joerg.wunsch@atmel.com>
1108 * gas/config/tc-avr.c (mcu_types): Add ATmega64RFR2,
1109 ATmega644RFR2, ATmega128RFR2, ATmega1284RFR2, ATmega256RFR2,
1111 * gas/doc/c-avr.texi (-mmcu documentation): Likewise.
1113 2013-04-09 Jan Beulich <jbeulich@suse.com>
1115 * gas/config/tc-arm.c (do_vmrs): Accept all control registers.
1116 Use local variable Rt in more places.
1117 (do_vmsr): Accept all control registers.
1119 2013-04-09 Jan Beulich <jbeulich@suse.com>
1121 * gas/config/tc-arm.c (do_neon_mov): Fake an instruction suffix
1122 if there was none specified for moves between scalar and core
1125 2013-04-09 Jan Beulich <jbeulich@suse.com>
1127 * gas/config/tc-arm.c (do_neon_ldx_stx): Reject VSTn in the
1128 NEON_ALL_LANES case.
1130 2013-04-08 Jan Beulich <jbeulich@suse.com>
1132 * gas/config/tc-arm.c (do_neon_ldr_str): Correct disgnostics for
1135 2013-04-08 Jan Beulich <jbeulich@suse.com>
1137 * gas/config/tc-arm.c (reg_names): Convert duplicate SP_fiq
1140 2013-04-03 Alan Modra <amodra@gmail.com>
1142 * doc/as.texinfo: Add support to generate man options for h8300.
1143 * doc/c-h8300.texi: Likewise.
1145 2013-03-28 Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
1147 * config/tc-arm.c (arm_cpus): Add support for Cortex-A53 and
1150 2013-03-27 Alexis Deruelle <alexis.deruelle@gmail.com>
1153 * config/tc-tic6x.c (tic6x_try_encode): Add use of bitfields array.
1155 2013-03-26 Nick Clifton <nickc@redhat.com>
1158 * listing.c (rebuffer_line): Rewrite to avoid seeking back to the
1159 start of the file each time.
1162 * config/tc-sparc.h (ELF_TARGET_FORMAT): Set to elf32-sparc for
1165 2013-03-26 Douglas B Rupp <rupp@gnat.com>
1167 * config/tc-ia64.c (emit_one_bundle): Move last_slot adjustment
1170 2013-03-21 Will Newton <will.newton@linaro.org>
1172 * config/tc-arm.c (encode_thumb32_addr_mode): Emit an error for all
1173 pc-relative str instructions in Thumb mode.
1175 2013-03-21 Michael Schewe <michael.schewe@gmx.net>
1177 * config/tc-h8300.c (do_a_fix_imm): Add relaxation of mov
1178 @(disp:32,ERx) to mov @(disp:16,ERx) insns by new reloc
1180 * config/tc-h8300.h: Remove duplicated defines.
1182 2013-03-21 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
1185 * tc-avr.c (mcu_has_3_byte_pc): New function.
1186 (tc_cfi_frame_initial_instructions): Call it to find return
1189 2013-03-20 Alexis Deruelle <alexis.deruelle@gmail.com>
1192 * config/tc-tic6x.c (tic6x_try_encode): Handle
1193 tic6x_coding_dreg_(msb|lsb) field coding types and use it to
1194 encode register pair numbers when required.
1196 2013-03-15 Will Newton <will.newton@linaro.org>
1198 * config/tc-arm.c (do_neon_ldr_str): Fix error check for PC register
1199 in vstr in Thumb mode for pre-ARMv7 cores.
1201 2013-03-14 Andreas Schwab <schwab@suse.de>
1203 * doc/c-arc.texi (ARC Directives): Revert last change and use
1204 @itemize instead of @table.
1205 * doc/c-arm.texi (ARM-Instruction-Set): Likewise.
1207 2013-03-14 Nick Clifton <nickc@redhat.com>
1210 * config/tc-arm.c (do_co_reg): Do not call check_obsolete with a
1211 NULL message, instead just check ARM_CPU_IS_ANY directly.
1213 2013-03-14 Nick Clifton <nickc@redhat.com>
1216 * doc/c-arc.texi (ARC Directives): Use @code instead of @bullet
1218 * doc/c-arm.texi (ARM-Instruction-Set): Likewise. Also add text
1219 to the @item directives.
1220 (ARM-Neon-Alignment): Move to correct place in the document.
1221 * doc/c-cr16.texi (CR16 Operand Qualifiers): Fix up table
1223 * doc/c-tic54x.texi (TIC54X-Subsyms): Correct use of
1226 2013-03-12 Sebastian Huber <sebastian.huber@embedded-brains.de>
1228 * config/tc-nios2.c (nios2_consume_arg): Delete 'k' case. Add 'o'
1229 case. Add default BAD_CASE to switch.
1231 2013-03-11 Sebastian Huber <sebastian.huber@embedded-brains.de>
1233 * config/tc-nios2.c (nios2_assemble_args_ds): New function.
1234 (nios2_arg_info_structs): Add "d,s" and "d,s,E" entries.
1236 2013-03-11 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1238 * config/tc-arm.c (crc_ext_armv8): New feature set.
1239 (UNPRED_REG): New macro.
1240 (do_crc32_1): New function.
1241 (do_crc32b, do_crc32h, do_crc32w, do_crc32cb,
1242 do_crc32ch, do_crc32cw): Likewise.
1244 (insns): Add entries for crc32 mnemonics.
1245 (arm_extensions): Add entry for crc.
1247 2013-03-08 Chung-Lin Tang <cltang@codesourcery.com>
1249 * write.h (struct fix): Add fx_dot_frag field.
1250 (dot_frag): Declare.
1251 * write.c (dot_frag): New variable.
1252 (fix_new_internal): Set fx_dot_frag field with dot_frag.
1253 (fixup_segment): Base calculation of fx_offset with fx_dot_frag.
1254 * expr.c (expr): Save value of frag_now in dot_frag when setting
1256 * read.c (emit_expr): Likewise. Delete comments.
1258 2013-03-07 H.J. Lu <hongjiu.lu@intel.com>
1260 * config/tc-i386.c (flag_code_names): Removed.
1261 (i386_index_check): Rewrote.
1263 2013-03-05 Yufeng Zhang <yufeng.zhang@arm.com>
1265 * config/tc-aarch64.c (aarch64_imm_float_p): Rename 'e' to 'pattern';
1267 (aarch64_double_precision_fmovable): New function.
1268 (parse_aarch64_imm_float): Add parameter 'dp_p'; call the new
1269 function; handle hexadecimal representation of IEEE754 encoding.
1270 (parse_operands): Update the call to parse_aarch64_imm_float.
1272 2013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1274 * config/tc-i386.c (_i386_insn): Replace have_hle with hle_prefix.
1275 (check_hle): Updated.
1276 (md_assemble): Likewise.
1277 (parse_insn): Likewise.
1279 2013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1281 * config/tc-i386.c (_i386_insn): Add rep_prefix.
1282 (md_assemble): Check if REP prefix is OK.
1283 (parse_insn): Remove expecting_string_instruction. Set
1286 2013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1288 * config/tc-aarch64.c (aarch64_features): Add the 'crc' option.
1290 2013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1292 * config/tc-aarch64.c (parse_sys_reg): Allow the full range of CRn
1293 for system registers.
1295 2013-02-27 DJ Delorie <dj@redhat.com>
1297 * config/tc-rl78.c (reloc_function): Add %code -> BFD_RELOC_RL78_CODE.
1298 (rl78_op): Handle %code().
1299 (rl78_cons_fix_new): Likewise, but ignore for 20-bit operands.
1300 (tc_gen_reloc): Likwise; convert to a computed reloc.
1301 (md_apply_fix): Likewise.
1303 2013-02-25 Kaushik Phatak <Kaushik.Phatak@kpitcummins.com>
1305 * config/rl78-parse.y: Fix encoding of DIVWU insn.
1307 2013-02-25 Terry Guo <terry.guo@arm.com>
1309 * config/tc-arm.c (arm_cpus): Add cortex-r7 entry.
1310 * doc/c-arm.texi: Add cortex-r7 and missing cortex-r5 to
1311 list of accepted CPUs.
1313 2013-02-19 H.J. Lu <hongjiu.lu@intel.com>
1316 * config/tc-i386.c (cpu_arch): Add ".smap".
1318 * doc/c-i386.texi: Document smap.
1320 2013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1322 * config/tc-mips.c (s_cpload): Call mips_mark_labels and set
1323 mips_assembling_insn appropriately.
1324 (s_cpsetup, s_cprestore, s_cpreturn, s_cpadd): Likewise.
1326 2013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1328 * config/tc-mips.c (append_insn): Correct indentation, remove
1331 2013-02-15 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1333 * config/tc-arm.c (do_neon_mov): Break on NS_NULL.
1335 2013-02-15 Sebastian Huber <sebastian.huber@embedded-brains.de>
1337 * configure.tgt: Add nios2-*-rtems*.
1339 2013-02-14 Yufeng Zhang <yufeng.zhang@arm.com>
1341 * config/tc-aarch64.c (md_begin): Change to check if 'name' is
1344 2013-02-09 Jürgen Urban <JuergenUrban@gmx.de>
1346 * config/tc-mips.c (CPU_HAS_LDC1_SDC1): New macro.
1347 (macro): Use it. Assert that trunc.w.s is not used for r5900.
1349 2013-02-08 Yi-Hsiu, Hsu <ahsu@marvell.com>
1351 * gas/config/tc-arm.c (arm_cpus): Add support for mcpu=marvell-pj4
1354 2013-02-06 Sandra Loosemore <sandra@codesourcery.com>
1355 Andrew Jenner <andrew@codesourcery.com>
1357 Based on patches from Altera Corporation.
1359 * Makefile.am (TARGET_CPU_CFILES): Add config/tc-nios2.c.
1360 (TARGET_CPU_HFILES): Add config/tc-nios2.h.
1361 * Makefile.in: Regenerated.
1362 * configure.tgt: Add case for nios2*-linux*.
1363 * config/obj-elf.c: Conditionally include elf/nios2.h.
1364 * config/tc-nios2.c: New file.
1365 * config/tc-nios2.h: New file.
1366 * doc/Makefile.am (CPU_DOCS): Add c-nios2.texi.
1367 * doc/Makefile.in: Regenerated.
1368 * doc/all.texi: Set NIOSII.
1369 * doc/as.texinfo (Overview): Add Nios II options.
1370 (Machine Dependencies): Include c-nios2.texi.
1371 * doc/c-nios2.texi: New file.
1372 * NEWS: Note Altera Nios II support.
1374 2013-02-06 Alan Modra <amodra@gmail.com>
1377 * config/tc-avr.h (TC_VALIDATE_FIX): Mark symbol used by reloc.
1378 Don't skip fixups with fx_subsy non-NULL.
1379 * config/tc-avr.c (tc_gen_reloc): Don't specially handle fixups
1380 with fx_subsy non-NULL.
1382 2013-02-04 H.J. Lu <hongjiu.lu@intel.com>
1384 * doc/c-metag.texi: Add "@c man" markers.
1386 2013-02-04 Alan Modra <amodra@gmail.com>
1388 * write.c (fixup_segment): Return void. Delete seg_reloc_count
1390 (TC_ADJUST_RELOC_COUNT): Delete.
1391 * config/tc-i960.h (TC_ADJUST_RELOC_COUNT): Delete.
1393 2013-02-04 Alan Modra <amodra@gmail.com>
1395 * po/POTFILES.in: Regenerate.
1397 2013-01-30 Markos Chandras <markos.chandras@imgtec.com>
1399 * config/tc-metag.c: Make SWAP instruction less permissive with
1402 2013-01-29 DJ Delorie <dj@redhat.com>
1404 * config/tc-rl78.c (rl78_cons_fix_new): Handle user-specified
1405 relocs in .word/.etc statements.
1407 2013-01-29 Roland McGrath <mcgrathr@google.com>
1409 * config/tc-arm.c (md_apply_fix): Use as_bad_where for "bad
1410 immediate value for 8-bit offset" error so it shows line info.
1412 2013-01-24 Joseph Myers <joseph@codesourcery.com>
1414 * config/tc-ppc.c (md_assemble): Do not generate APUinfo sections
1417 2013-01-24 Nick Clifton <nickc@redhat.com>
1419 * config/tc-v850.c: Add support for e3v5 architecture.
1420 * doc/c-v850.texi: Mention new support.
1422 2013-01-23 Nick Clifton <nickc@redhat.com>
1425 * config/tc-avr.c: Include dwarf2dbg.h.
1427 2013-01-18 H.J. Lu <hongjiu.lu@intel.com>
1429 * config/tc-i386.c (reloc): Support size relocation only for ELF.
1430 (tc_i386_fix_adjustable): Likewise.
1431 (lex_got): Likewise.
1432 (tc_gen_reloc): Likewise.
1434 2013-01-17 Yufeng Zhang <yufeng.zhang@arm.com>
1436 * config/tc-aarch64.c (output_operand_error_record): Change to output
1437 the out-of-range error message as value-expected message if there is
1438 only one single value in the expected range.
1439 (programmer_friendly_fixup): Remove the handling of 8-bit MOVI with
1440 LSL #0 as a programmer-friendly feature.
1442 2013-01-16 H.J. Lu <hongjiu.lu@intel.com>
1444 * config/tc-i386.c (reloc): Support BFD_RELOC_SIZE32.
1445 (tc_i386_fix_adjustable): Keep symbol for BFD_RELOC_32_SIZE and
1446 BFD_RELOC_64_SIZE relocations.
1447 (lex_got): Support "symbol@SIZE" and don't create GOT symbol
1449 (tc_gen_reloc): Resolve BFD_RELOC_SIZE32 and BFD_RELOC_SIZE64
1450 relocations against local symbols.
1452 2013-01-16 Alan Modra <amodra@gmail.com>
1454 * config/tc-ppc.c (md_assemble <TE_PE>): Ignore line after
1455 finding some sort of toc syntax error, and break to avoid
1456 compiler uninit warning.
1458 2013-01-15 H.J. Lu <hongjiu.lu@intel.com>
1461 * config/tc-i386.c (lex_got): Increment length by 1 if the
1462 relocation token is removed.
1464 2013-01-15 Nick Clifton <nickc@redhat.com>
1466 * config/tc-v850.c (md_assemble): Allow signed values for
1469 2013-01-11 Sean Keys <skeys@ipdatasys.com>
1471 * config/tc-xgate.c (md_begin): Fix mistake made when going from
1474 2013-01-10 Peter Bergner <bergner@vnet.ibm.com>
1476 * doc/as.texinfo (Target PowerPC): Document -mpower8 and -mhtm.
1477 * doc/c-ppc.texi (PowerPC-Opts): Likewise.
1478 * config/tc-ppc.c (md_show_usage): Likewise.
1479 (ppc_handle_align): Handle power8's group ending nop.
1481 2013-01-10 Sean Keys <skeys@ipdatasys.com>
1483 * config/tc-xgate.c (md_begin): Fix the printing of opcodes so
1484 that the assember exits after the opcodes have been printed.
1486 2013-01-10 H.J. Lu <hongjiu.lu@intel.com>
1488 * app.c: Remove trailing white spaces.
1492 * dw2gencfi.c: Likewise.
1493 * dwarf2dbg.h: Likewise.
1494 * ecoff.c: Likewise.
1495 * input-file.c: Likewise.
1496 * itbl-lex.h: Likewise.
1497 * output-file.c: Likewise.
1500 * subsegs.c: Likewise.
1501 * symbols.c: Likewise.
1502 * write.c: Likewise.
1503 * config/tc-i386.c: Likewise.
1504 * doc/Makefile.am: Likewise.
1505 * doc/Makefile.in: Likewise.
1506 * doc/c-aarch64.texi: Likewise.
1507 * doc/c-alpha.texi: Likewise.
1508 * doc/c-arc.texi: Likewise.
1509 * doc/c-arm.texi: Likewise.
1510 * doc/c-avr.texi: Likewise.
1511 * doc/c-bfin.texi: Likewise.
1512 * doc/c-cr16.texi: Likewise.
1513 * doc/c-d10v.texi: Likewise.
1514 * doc/c-d30v.texi: Likewise.
1515 * doc/c-h8300.texi: Likewise.
1516 * doc/c-hppa.texi: Likewise.
1517 * doc/c-i370.texi: Likewise.
1518 * doc/c-i386.texi: Likewise.
1519 * doc/c-i860.texi: Likewise.
1520 * doc/c-m32c.texi: Likewise.
1521 * doc/c-m32r.texi: Likewise.
1522 * doc/c-m68hc11.texi: Likewise.
1523 * doc/c-m68k.texi: Likewise.
1524 * doc/c-microblaze.texi: Likewise.
1525 * doc/c-mips.texi: Likewise.
1526 * doc/c-msp430.texi: Likewise.
1527 * doc/c-mt.texi: Likewise.
1528 * doc/c-s390.texi: Likewise.
1529 * doc/c-score.texi: Likewise.
1530 * doc/c-sh.texi: Likewise.
1531 * doc/c-sh64.texi: Likewise.
1532 * doc/c-tic54x.texi: Likewise.
1533 * doc/c-tic6x.texi: Likewise.
1534 * doc/c-v850.texi: Likewise.
1535 * doc/c-xc16x.texi: Likewise.
1536 * doc/c-xgate.texi: Likewise.
1537 * doc/c-xtensa.texi: Likewise.
1538 * doc/c-z80.texi: Likewise.
1539 * doc/internals.texi: Likewise.
1541 2013-01-10 Roland McGrath <mcgrathr@google.com>
1543 * hash.c (hash_new_sized): Make it global.
1544 * hash.h: Declare it.
1545 * macro.c (define_macro): Use hash_new_sized instead of hash_new,
1548 2013-01-10 Will Newton <will.newton@imgtec.com>
1550 * Makefile.am: Add Meta.
1551 * Makefile.in: Regenerate.
1552 * config/tc-metag.c: New file.
1553 * config/tc-metag.h: New file.
1554 * configure.tgt: Add Meta.
1555 * doc/Makefile.am: Add Meta.
1556 * doc/Makefile.in: Regenerate.
1557 * doc/all.texi: Add Meta.
1558 * doc/as.texiinfo: Document Meta options.
1559 * doc/c-metag.texi: New file.
1561 2013-01-09 Steve Ellcey <sellcey@mips.com>
1563 * config/tc-i386.c (md_begin): Remove 'internal Error' from as_fatal
1565 * config/tc-mips.c (internalError): Remove, replace with abort.
1567 2013-01-08 Yufeng Zhang <yufeng.zhang@arm.com>
1569 * config/tc-aarch64.c (parse_operands): Change to compare the result
1570 of function call 'parse_sys_reg' with 'PARSE_FAIL' instead of 'FALSE'.
1572 2013-01-07 Nick Clifton <nickc@redhat.com>
1575 * config/tc-arm.c (skip_past_char): Skip whitespace before the
1576 anticipated character.
1577 * config/tc-arm.c (parse_address_main): Delete skip of whitespace
1578 here as it is no longer needed.
1580 2013-01-06 Andreas Schwab <schwab@linux-m68k.org>
1582 * doc/c-mips.texi (MIPS Opts): Fix use of @itemx.
1583 * doc/c-score.texi (SCORE-Opts): Likewise.
1584 * doc/c-tic54x.texi (TIC54X-Directives): Likewise.
1586 2013-01-04 Juergen Urban <JuergenUrban@gmx.de>
1588 * config/tc-mips.c: Add support for MIPS r5900.
1589 Add M_LQ_AB and M_SQ_AB to support large values for instructions
1591 (can_swap_branch_p, get_append_method): Detect some conditional
1592 short loops to fix a bug on the r5900 by NOP in the branch delay
1594 (M_MUL): Support 3 operands in multu on r5900.
1595 (M_TRUNCWS): Support trunc.w.s on r5900 in MIPS ISA I.
1596 (s_mipsset): Force 32 bit floating point on r5900.
1597 (mips_ip): Check parameter range of instructions mfps and mtps on
1599 * configure.in: Detect CPU type when target string contains r5900
1600 (e.g. mips64r5900el-linux-gnu).
1602 2013-01-02 H.J. Lu <hongjiu.lu@intel.com>
1604 * as.c (parse_args): Update copyright year to 2013.
1606 2013-01-02 Yufeng Zhang <yufeng.zhang@arm.com>
1608 * config/tc-aarch64.c (aarch64_cpus): Add entries for "cortex-a53"
1611 2013-01-02 Nick Clifton <nickc@redhat.com>
1614 * config/tc-arm.c (parse_address_main): Skip whitespace before a
1617 For older changes see ChangeLog-2012
1619 Copyright (C) 2013 Free Software Foundation, Inc.
1621 Copying and distribution of this file, with or without modification,
1622 are permitted in any medium without royalty provided the copyright
1623 notice and this notice are preserved.
1629 version-control: never