1 // SPDX-License-Identifier: GPL-2.0
3 * Watchdog driver for MediaTek SoCs
5 * Copyright (C) 2018 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
15 #define MTK_WDT_MODE 0x00
16 #define MTK_WDT_LENGTH 0x04
17 #define MTK_WDT_RESTART 0x08
18 #define MTK_WDT_STATUS 0x0c
19 #define MTK_WDT_INTERVAL 0x10
20 #define MTK_WDT_SWRST 0x14
21 #define MTK_WDT_REQ_MODE 0x30
22 #define MTK_WDT_DEBUG_CTL 0x40
24 #define WDT_MODE_KEY (0x22 << 24)
25 #define WDT_MODE_EN BIT(0)
26 #define WDT_MODE_EXTPOL BIT(1)
27 #define WDT_MODE_EXTEN BIT(2)
28 #define WDT_MODE_IRQ_EN BIT(3)
29 #define WDT_MODE_DUAL_EN BIT(6)
31 #define WDT_LENGTH_KEY 0x8
32 #define WDT_LENGTH_TIMEOUT(n) ((n) << 5)
34 #define WDT_RESTART_KEY 0x1971
35 #define WDT_SWRST_KEY 0x1209
41 static int mtk_wdt_reset(struct udevice *dev)
43 struct mtk_wdt_priv *priv = dev_get_priv(dev);
45 /* Reload watchdog duration */
46 writel(WDT_RESTART_KEY, priv->base + MTK_WDT_RESTART);
51 static int mtk_wdt_stop(struct udevice *dev)
53 struct mtk_wdt_priv *priv = dev_get_priv(dev);
55 clrsetbits_le32(priv->base + MTK_WDT_MODE, WDT_MODE_EN, WDT_MODE_KEY);
60 static int mtk_wdt_expire_now(struct udevice *dev, ulong flags)
62 struct mtk_wdt_priv *priv = dev_get_priv(dev);
64 /* Kick watchdog to prevent counter == 0 */
65 writel(WDT_RESTART_KEY, priv->base + MTK_WDT_RESTART);
68 writel(WDT_SWRST_KEY, priv->base + MTK_WDT_SWRST);
74 static void mtk_wdt_set_timeout(struct udevice *dev, u64 timeout_ms)
76 struct mtk_wdt_priv *priv = dev_get_priv(dev);
82 * One WDT_LENGTH count is 512 ticks of the wdt clock
83 * Clock runs at 32768 Hz
84 * e.g. 15.625 ms per count (nominal)
85 * We want the ceiling after dividing timeout_ms by 15.625 ms
86 * We add 15624 prior to the divide to implement the ceiling
87 * We prevent over-flow by clamping the timeout_ms value here
88 * as the maximum WDT_LENGTH counts is 1023 -> 15.984375 sec
89 * We also enforce a minimum of 1 count
90 * Many watchdog peripherals have a self-imposed count of 1
91 * that is added to the register counts.
92 * The MediaTek docs lack details to know if this is the case here.
93 * So we enforce a minimum of 1 to guarantee operation.
95 if (timeout_ms > 15984)
98 timeout_us = timeout_ms * 1000;
99 timeout_cc = (15624 + timeout_us) / 15625;
103 length = WDT_LENGTH_TIMEOUT(timeout_cc) | WDT_LENGTH_KEY;
104 writel(length, priv->base + MTK_WDT_LENGTH);
107 static int mtk_wdt_start(struct udevice *dev, u64 timeout_ms, ulong flags)
109 struct mtk_wdt_priv *priv = dev_get_priv(dev);
111 mtk_wdt_set_timeout(dev, timeout_ms);
115 /* Enable watchdog reset signal */
116 setbits_le32(priv->base + MTK_WDT_MODE,
117 WDT_MODE_EN | WDT_MODE_KEY | WDT_MODE_EXTEN);
122 static int mtk_wdt_probe(struct udevice *dev)
124 struct mtk_wdt_priv *priv = dev_get_priv(dev);
126 priv->base = dev_read_addr_ptr(dev);
131 clrsetbits_le32(priv->base + MTK_WDT_MODE,
132 WDT_MODE_IRQ_EN | WDT_MODE_EXTPOL, WDT_MODE_KEY);
134 return mtk_wdt_stop(dev);
137 static const struct wdt_ops mtk_wdt_ops = {
138 .start = mtk_wdt_start,
139 .reset = mtk_wdt_reset,
140 .stop = mtk_wdt_stop,
141 .expire_now = mtk_wdt_expire_now,
144 static const struct udevice_id mtk_wdt_ids[] = {
145 { .compatible = "mediatek,wdt"},
146 { .compatible = "mediatek,mt6589-wdt"},
150 U_BOOT_DRIVER(mtk_wdt) = {
153 .of_match = mtk_wdt_ids,
154 .priv_auto_alloc_size = sizeof(struct mtk_wdt_priv),
155 .probe = mtk_wdt_probe,
157 .flags = DM_FLAG_PRE_RELOC,