1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2013 Altera Corporation <www.altera.com>
12 #include <asm/utils.h>
13 #include <linux/bitops.h>
15 #define DW_WDT_CR 0x00
16 #define DW_WDT_TORR 0x04
17 #define DW_WDT_CRR 0x0C
19 #define DW_WDT_CR_EN_OFFSET 0x00
20 #define DW_WDT_CR_RMOD_OFFSET 0x01
21 #define DW_WDT_CRR_RESTART_VAL 0x76
23 struct designware_wdt_priv {
29 * Set the watchdog time interval.
32 static int designware_wdt_settimeout(void __iomem *base, unsigned int clk_khz,
37 /* calculate the timeout range value */
38 i = log_2_n_round_up(timeout * clk_khz) - 16;
41 writel(i | (i << 4), base + DW_WDT_TORR);
46 static void designware_wdt_enable(void __iomem *base)
48 writel(BIT(DW_WDT_CR_EN_OFFSET), base + DW_WDT_CR);
51 static unsigned int designware_wdt_is_enabled(void __iomem *base)
53 return readl(base + DW_WDT_CR) & BIT(0);
56 static void designware_wdt_reset_common(void __iomem *base)
58 if (designware_wdt_is_enabled(base))
59 /* restart the watchdog counter */
60 writel(DW_WDT_CRR_RESTART_VAL, base + DW_WDT_CRR);
63 #if !CONFIG_IS_ENABLED(WDT)
64 void hw_watchdog_reset(void)
66 designware_wdt_reset_common((void __iomem *)CONFIG_DW_WDT_BASE);
69 void hw_watchdog_init(void)
71 /* reset to disable the watchdog */
73 /* set timer in miliseconds */
74 designware_wdt_settimeout((void __iomem *)CONFIG_DW_WDT_BASE,
75 CONFIG_DW_WDT_CLOCK_KHZ,
76 CONFIG_WATCHDOG_TIMEOUT_MSECS);
77 /* enable the watchdog */
78 designware_wdt_enable((void __iomem *)CONFIG_DW_WDT_BASE);
79 /* reset the watchdog */
83 static int designware_wdt_reset(struct udevice *dev)
85 struct designware_wdt_priv *priv = dev_get_priv(dev);
87 designware_wdt_reset_common(priv->base);
92 static int designware_wdt_stop(struct udevice *dev)
94 struct designware_wdt_priv *priv = dev_get_priv(dev);
96 designware_wdt_reset(dev);
97 writel(0, priv->base + DW_WDT_CR);
102 static int designware_wdt_start(struct udevice *dev, u64 timeout, ulong flags)
104 struct designware_wdt_priv *priv = dev_get_priv(dev);
106 designware_wdt_stop(dev);
108 /* set timer in miliseconds */
109 designware_wdt_settimeout(priv->base, priv->clk_khz, timeout);
111 designware_wdt_enable(priv->base);
113 /* reset the watchdog */
114 return designware_wdt_reset(dev);
117 static int designware_wdt_probe(struct udevice *dev)
119 struct designware_wdt_priv *priv = dev_get_priv(dev);
120 __maybe_unused int ret;
122 priv->base = dev_remap_addr(dev);
126 #if CONFIG_IS_ENABLED(CLK)
129 ret = clk_get_by_index(dev, 0, &clk);
133 priv->clk_khz = clk_get_rate(&clk) / 1000;
137 priv->clk_khz = CONFIG_DW_WDT_CLOCK_KHZ;
140 #if CONFIG_IS_ENABLED(DM_RESET)
141 struct reset_ctl_bulk resets;
143 ret = reset_get_bulk(dev, &resets);
147 ret = reset_deassert_bulk(&resets);
152 /* reset to disable the watchdog */
153 return designware_wdt_stop(dev);
156 static const struct wdt_ops designware_wdt_ops = {
157 .start = designware_wdt_start,
158 .reset = designware_wdt_reset,
159 .stop = designware_wdt_stop,
162 static const struct udevice_id designware_wdt_ids[] = {
163 { .compatible = "snps,dw-wdt"},
167 U_BOOT_DRIVER(designware_wdt) = {
168 .name = "designware_wdt",
170 .of_match = designware_wdt_ids,
171 .priv_auto = sizeof(struct designware_wdt_priv),
172 .probe = designware_wdt_probe,
173 .ops = &designware_wdt_ops,
174 .flags = DM_FLAG_PRE_RELOC,