usb: host: xhci: update event ring dequeue pointer on purpose
[platform/kernel/linux-rpi.git] / drivers / usb / host / xhci-ring.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * xHCI host controller driver
4  *
5  * Copyright (C) 2008 Intel Corp.
6  *
7  * Author: Sarah Sharp
8  * Some code borrowed from the Linux EHCI driver.
9  */
10
11 /*
12  * Ring initialization rules:
13  * 1. Each segment is initialized to zero, except for link TRBs.
14  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
15  *    Consumer Cycle State (CCS), depending on ring function.
16  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17  *
18  * Ring behavior rules:
19  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
20  *    least one free TRB in the ring.  This is useful if you want to turn that
21  *    into a link TRB and expand the ring.
22  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23  *    link TRB, then load the pointer with the address in the link TRB.  If the
24  *    link TRB had its toggle bit set, you may need to update the ring cycle
25  *    state (see cycle bit rules).  You may have to do this multiple times
26  *    until you reach a non-link TRB.
27  * 3. A ring is full if enqueue++ (for the definition of increment above)
28  *    equals the dequeue pointer.
29  *
30  * Cycle bit rules:
31  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32  *    in a link TRB, it must toggle the ring cycle state.
33  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34  *    in a link TRB, it must toggle the ring cycle state.
35  *
36  * Producer rules:
37  * 1. Check if ring is full before you enqueue.
38  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39  *    Update enqueue pointer between each write (which may update the ring
40  *    cycle state).
41  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
42  *    and endpoint rings.  If HC is the producer for the event ring,
43  *    and it generates an interrupt according to interrupt modulation rules.
44  *
45  * Consumer rules:
46  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
47  *    the TRB is owned by the consumer.
48  * 2. Update dequeue pointer (which may update the ring cycle state) and
49  *    continue processing TRBs until you reach a TRB which is not owned by you.
50  * 3. Notify the producer.  SW is the consumer for the event ring, and it
51  *   updates event ring dequeue pointer.  HC is the consumer for the command and
52  *   endpoint rings; it generates events on the event ring for these.
53  */
54
55 #include <linux/scatterlist.h>
56 #include <linux/slab.h>
57 #include <linux/dma-mapping.h>
58 #include "xhci.h"
59 #include "xhci-trace.h"
60 #include "xhci-mtk.h"
61
62 /*
63  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
64  * address of the TRB.
65  */
66 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
67                 union xhci_trb *trb)
68 {
69         unsigned long segment_offset;
70
71         if (!seg || !trb || trb < seg->trbs)
72                 return 0;
73         /* offset in TRBs */
74         segment_offset = trb - seg->trbs;
75         if (segment_offset >= TRBS_PER_SEGMENT)
76                 return 0;
77         return seg->dma + (segment_offset * sizeof(*trb));
78 }
79
80 static bool trb_is_noop(union xhci_trb *trb)
81 {
82         return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
83 }
84
85 static bool trb_is_link(union xhci_trb *trb)
86 {
87         return TRB_TYPE_LINK_LE32(trb->link.control);
88 }
89
90 static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
91 {
92         return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
93 }
94
95 static bool last_trb_on_ring(struct xhci_ring *ring,
96                         struct xhci_segment *seg, union xhci_trb *trb)
97 {
98         return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
99 }
100
101 static bool link_trb_toggles_cycle(union xhci_trb *trb)
102 {
103         return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
104 }
105
106 static bool last_td_in_urb(struct xhci_td *td)
107 {
108         struct urb_priv *urb_priv = td->urb->hcpriv;
109
110         return urb_priv->num_tds_done == urb_priv->num_tds;
111 }
112
113 static void inc_td_cnt(struct urb *urb)
114 {
115         struct urb_priv *urb_priv = urb->hcpriv;
116
117         urb_priv->num_tds_done++;
118 }
119
120 static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
121 {
122         if (trb_is_link(trb)) {
123                 /* unchain chained link TRBs */
124                 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
125         } else {
126                 trb->generic.field[0] = 0;
127                 trb->generic.field[1] = 0;
128                 trb->generic.field[2] = 0;
129                 /* Preserve only the cycle bit of this TRB */
130                 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
131                 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
132         }
133 }
134
135 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
136  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
137  * effect the ring dequeue or enqueue pointers.
138  */
139 static void next_trb(struct xhci_hcd *xhci,
140                 struct xhci_ring *ring,
141                 struct xhci_segment **seg,
142                 union xhci_trb **trb)
143 {
144         if (trb_is_link(*trb)) {
145                 *seg = (*seg)->next;
146                 *trb = ((*seg)->trbs);
147         } else {
148                 (*trb)++;
149         }
150 }
151
152 /*
153  * See Cycle bit rules. SW is the consumer for the event ring only.
154  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
155  */
156 void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
157 {
158         /* event ring doesn't have link trbs, check for last trb */
159         if (ring->type == TYPE_EVENT) {
160                 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
161                         ring->dequeue++;
162                         goto out;
163                 }
164                 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
165                         ring->cycle_state ^= 1;
166                 ring->deq_seg = ring->deq_seg->next;
167                 ring->dequeue = ring->deq_seg->trbs;
168                 goto out;
169         }
170
171         /* All other rings have link trbs */
172         if (!trb_is_link(ring->dequeue)) {
173                 ring->dequeue++;
174                 ring->num_trbs_free++;
175         }
176         while (trb_is_link(ring->dequeue)) {
177                 ring->deq_seg = ring->deq_seg->next;
178                 ring->dequeue = ring->deq_seg->trbs;
179         }
180
181 out:
182         trace_xhci_inc_deq(ring);
183
184         return;
185 }
186
187 /*
188  * See Cycle bit rules. SW is the consumer for the event ring only.
189  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
190  *
191  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
192  * chain bit is set), then set the chain bit in all the following link TRBs.
193  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
194  * have their chain bit cleared (so that each Link TRB is a separate TD).
195  *
196  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
197  * set, but other sections talk about dealing with the chain bit set.  This was
198  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
199  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
200  *
201  * @more_trbs_coming:   Will you enqueue more TRBs before calling
202  *                      prepare_transfer()?
203  */
204 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
205                         bool more_trbs_coming)
206 {
207         u32 chain;
208         union xhci_trb *next;
209
210         chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
211         /* If this is not event ring, there is one less usable TRB */
212         if (!trb_is_link(ring->enqueue))
213                 ring->num_trbs_free--;
214         next = ++(ring->enqueue);
215
216         /* Update the dequeue pointer further if that was a link TRB */
217         while (trb_is_link(next)) {
218
219                 /*
220                  * If the caller doesn't plan on enqueueing more TDs before
221                  * ringing the doorbell, then we don't want to give the link TRB
222                  * to the hardware just yet. We'll give the link TRB back in
223                  * prepare_ring() just before we enqueue the TD at the top of
224                  * the ring.
225                  */
226                 if (!chain && !more_trbs_coming)
227                         break;
228
229                 /* If we're not dealing with 0.95 hardware or isoc rings on
230                  * AMD 0.96 host, carry over the chain bit of the previous TRB
231                  * (which may mean the chain bit is cleared).
232                  */
233                 if (!(ring->type == TYPE_ISOC &&
234                       (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
235                     !xhci_link_trb_quirk(xhci)) {
236                         next->link.control &= cpu_to_le32(~TRB_CHAIN);
237                         next->link.control |= cpu_to_le32(chain);
238                 }
239                 /* Give this link TRB to the hardware */
240                 wmb();
241                 next->link.control ^= cpu_to_le32(TRB_CYCLE);
242
243                 /* Toggle the cycle bit after the last ring segment. */
244                 if (link_trb_toggles_cycle(next))
245                         ring->cycle_state ^= 1;
246
247                 ring->enq_seg = ring->enq_seg->next;
248                 ring->enqueue = ring->enq_seg->trbs;
249                 next = ring->enqueue;
250         }
251
252         trace_xhci_inc_enq(ring);
253 }
254
255 /*
256  * Check to see if there's room to enqueue num_trbs on the ring and make sure
257  * enqueue pointer will not advance into dequeue segment. See rules above.
258  */
259 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
260                 unsigned int num_trbs)
261 {
262         int num_trbs_in_deq_seg;
263
264         if (ring->num_trbs_free < num_trbs)
265                 return 0;
266
267         if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
268                 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
269                 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
270                         return 0;
271         }
272
273         return 1;
274 }
275
276 /* Ring the host controller doorbell after placing a command on the ring */
277 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
278 {
279         if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
280                 return;
281
282         xhci_dbg(xhci, "// Ding dong!\n");
283         writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
284         /* Flush PCI posted writes */
285         readl(&xhci->dba->doorbell[0]);
286 }
287
288 static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
289 {
290         return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
291 }
292
293 static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
294 {
295         return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
296                                         cmd_list);
297 }
298
299 /*
300  * Turn all commands on command ring with status set to "aborted" to no-op trbs.
301  * If there are other commands waiting then restart the ring and kick the timer.
302  * This must be called with command ring stopped and xhci->lock held.
303  */
304 static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
305                                          struct xhci_command *cur_cmd)
306 {
307         struct xhci_command *i_cmd;
308
309         /* Turn all aborted commands in list to no-ops, then restart */
310         list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
311
312                 if (i_cmd->status != COMP_COMMAND_ABORTED)
313                         continue;
314
315                 i_cmd->status = COMP_COMMAND_RING_STOPPED;
316
317                 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
318                          i_cmd->command_trb);
319
320                 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
321
322                 /*
323                  * caller waiting for completion is called when command
324                  *  completion event is received for these no-op commands
325                  */
326         }
327
328         xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
329
330         /* ring command ring doorbell to restart the command ring */
331         if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
332             !(xhci->xhc_state & XHCI_STATE_DYING)) {
333                 xhci->current_cmd = cur_cmd;
334                 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
335                 xhci_ring_cmd_db(xhci);
336         }
337 }
338
339 /* Must be called with xhci->lock held, releases and aquires lock back */
340 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
341 {
342         u64 temp_64;
343         int ret;
344
345         xhci_dbg(xhci, "Abort command ring\n");
346
347         reinit_completion(&xhci->cmd_ring_stop_completion);
348
349         temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
350         xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
351                         &xhci->op_regs->cmd_ring);
352
353         /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
354          * completion of the Command Abort operation. If CRR is not negated in 5
355          * seconds then driver handles it as if host died (-ENODEV).
356          * In the future we should distinguish between -ENODEV and -ETIMEDOUT
357          * and try to recover a -ETIMEDOUT with a host controller reset.
358          */
359         ret = xhci_handshake(&xhci->op_regs->cmd_ring,
360                         CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
361         if (ret < 0) {
362                 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
363                 xhci_halt(xhci);
364                 xhci_hc_died(xhci);
365                 return ret;
366         }
367         /*
368          * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
369          * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
370          * but the completion event in never sent. Wait 2 secs (arbitrary
371          * number) to handle those cases after negation of CMD_RING_RUNNING.
372          */
373         spin_unlock_irqrestore(&xhci->lock, flags);
374         ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
375                                           msecs_to_jiffies(2000));
376         spin_lock_irqsave(&xhci->lock, flags);
377         if (!ret) {
378                 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
379                 xhci_cleanup_command_queue(xhci);
380         } else {
381                 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
382         }
383         return 0;
384 }
385
386 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
387                 unsigned int slot_id,
388                 unsigned int ep_index,
389                 unsigned int stream_id)
390 {
391         __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
392         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
393         unsigned int ep_state = ep->ep_state;
394
395         /* Don't ring the doorbell for this endpoint if there are pending
396          * cancellations because we don't want to interrupt processing.
397          * We don't want to restart any stream rings if there's a set dequeue
398          * pointer command pending because the device can choose to start any
399          * stream once the endpoint is on the HW schedule.
400          */
401         if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
402             (ep_state & EP_HALTED))
403                 return;
404         writel(DB_VALUE(ep_index, stream_id), db_addr);
405         /* The CPU has better things to do at this point than wait for a
406          * write-posting flush.  It'll get there soon enough.
407          */
408 }
409
410 /* Ring the doorbell for any rings with pending URBs */
411 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
412                 unsigned int slot_id,
413                 unsigned int ep_index)
414 {
415         unsigned int stream_id;
416         struct xhci_virt_ep *ep;
417
418         ep = &xhci->devs[slot_id]->eps[ep_index];
419
420         /* A ring has pending URBs if its TD list is not empty */
421         if (!(ep->ep_state & EP_HAS_STREAMS)) {
422                 if (ep->ring && !(list_empty(&ep->ring->td_list)))
423                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
424                 return;
425         }
426
427         for (stream_id = 1; stream_id < ep->stream_info->num_streams;
428                         stream_id++) {
429                 struct xhci_stream_info *stream_info = ep->stream_info;
430                 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
431                         xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
432                                                 stream_id);
433         }
434 }
435
436 /* Get the right ring for the given slot_id, ep_index and stream_id.
437  * If the endpoint supports streams, boundary check the URB's stream ID.
438  * If the endpoint doesn't support streams, return the singular endpoint ring.
439  */
440 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
441                 unsigned int slot_id, unsigned int ep_index,
442                 unsigned int stream_id)
443 {
444         struct xhci_virt_ep *ep;
445
446         ep = &xhci->devs[slot_id]->eps[ep_index];
447         /* Common case: no streams */
448         if (!(ep->ep_state & EP_HAS_STREAMS))
449                 return ep->ring;
450
451         if (stream_id == 0) {
452                 xhci_warn(xhci,
453                                 "WARN: Slot ID %u, ep index %u has streams, "
454                                 "but URB has no stream ID.\n",
455                                 slot_id, ep_index);
456                 return NULL;
457         }
458
459         if (stream_id < ep->stream_info->num_streams)
460                 return ep->stream_info->stream_rings[stream_id];
461
462         xhci_warn(xhci,
463                         "WARN: Slot ID %u, ep index %u has "
464                         "stream IDs 1 to %u allocated, "
465                         "but stream ID %u is requested.\n",
466                         slot_id, ep_index,
467                         ep->stream_info->num_streams - 1,
468                         stream_id);
469         return NULL;
470 }
471
472
473 /*
474  * Get the hw dequeue pointer xHC stopped on, either directly from the
475  * endpoint context, or if streams are in use from the stream context.
476  * The returned hw_dequeue contains the lowest four bits with cycle state
477  * and possbile stream context type.
478  */
479 static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
480                            unsigned int ep_index, unsigned int stream_id)
481 {
482         struct xhci_ep_ctx *ep_ctx;
483         struct xhci_stream_ctx *st_ctx;
484         struct xhci_virt_ep *ep;
485
486         ep = &vdev->eps[ep_index];
487
488         if (ep->ep_state & EP_HAS_STREAMS) {
489                 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
490                 return le64_to_cpu(st_ctx->stream_ring);
491         }
492         ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
493         return le64_to_cpu(ep_ctx->deq);
494 }
495
496 /*
497  * Move the xHC's endpoint ring dequeue pointer past cur_td.
498  * Record the new state of the xHC's endpoint ring dequeue segment,
499  * dequeue pointer, stream id, and new consumer cycle state in state.
500  * Update our internal representation of the ring's dequeue pointer.
501  *
502  * We do this in three jumps:
503  *  - First we update our new ring state to be the same as when the xHC stopped.
504  *  - Then we traverse the ring to find the segment that contains
505  *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
506  *    any link TRBs with the toggle cycle bit set.
507  *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
508  *    if we've moved it past a link TRB with the toggle cycle bit set.
509  *
510  * Some of the uses of xhci_generic_trb are grotty, but if they're done
511  * with correct __le32 accesses they should work fine.  Only users of this are
512  * in here.
513  */
514 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
515                 unsigned int slot_id, unsigned int ep_index,
516                 unsigned int stream_id, struct xhci_td *cur_td,
517                 struct xhci_dequeue_state *state)
518 {
519         struct xhci_virt_device *dev = xhci->devs[slot_id];
520         struct xhci_virt_ep *ep = &dev->eps[ep_index];
521         struct xhci_ring *ep_ring;
522         struct xhci_segment *new_seg;
523         union xhci_trb *new_deq;
524         dma_addr_t addr;
525         u64 hw_dequeue;
526         bool cycle_found = false;
527         bool td_last_trb_found = false;
528
529         ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
530                         ep_index, stream_id);
531         if (!ep_ring) {
532                 xhci_warn(xhci, "WARN can't find new dequeue state "
533                                 "for invalid stream ID %u.\n",
534                                 stream_id);
535                 return;
536         }
537         /* Dig out the cycle state saved by the xHC during the stop ep cmd */
538         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
539                         "Finding endpoint context");
540
541         hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
542         new_seg = ep_ring->deq_seg;
543         new_deq = ep_ring->dequeue;
544         state->new_cycle_state = hw_dequeue & 0x1;
545         state->stream_id = stream_id;
546
547         /*
548          * We want to find the pointer, segment and cycle state of the new trb
549          * (the one after current TD's last_trb). We know the cycle state at
550          * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
551          * found.
552          */
553         do {
554                 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
555                     == (dma_addr_t)(hw_dequeue & ~0xf)) {
556                         cycle_found = true;
557                         if (td_last_trb_found)
558                                 break;
559                 }
560                 if (new_deq == cur_td->last_trb)
561                         td_last_trb_found = true;
562
563                 if (cycle_found && trb_is_link(new_deq) &&
564                     link_trb_toggles_cycle(new_deq))
565                         state->new_cycle_state ^= 0x1;
566
567                 next_trb(xhci, ep_ring, &new_seg, &new_deq);
568
569                 /* Search wrapped around, bail out */
570                 if (new_deq == ep->ring->dequeue) {
571                         xhci_err(xhci, "Error: Failed finding new dequeue state\n");
572                         state->new_deq_seg = NULL;
573                         state->new_deq_ptr = NULL;
574                         return;
575                 }
576
577         } while (!cycle_found || !td_last_trb_found);
578
579         state->new_deq_seg = new_seg;
580         state->new_deq_ptr = new_deq;
581
582         /* Don't update the ring cycle state for the producer (us). */
583         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
584                         "Cycle state = 0x%x", state->new_cycle_state);
585
586         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587                         "New dequeue segment = %p (virtual)",
588                         state->new_deq_seg);
589         addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
590         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
591                         "New dequeue pointer = 0x%llx (DMA)",
592                         (unsigned long long) addr);
593 }
594
595 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
596  * (The last TRB actually points to the ring enqueue pointer, which is not part
597  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
598  */
599 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
600                        struct xhci_td *td, bool flip_cycle)
601 {
602         struct xhci_segment *seg        = td->start_seg;
603         union xhci_trb *trb             = td->first_trb;
604
605         while (1) {
606                 trb_to_noop(trb, TRB_TR_NOOP);
607
608                 /* flip cycle if asked to */
609                 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
610                         trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
611
612                 if (trb == td->last_trb)
613                         break;
614
615                 next_trb(xhci, ep_ring, &seg, &trb);
616         }
617 }
618
619 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
620                 struct xhci_virt_ep *ep)
621 {
622         ep->ep_state &= ~EP_STOP_CMD_PENDING;
623         /* Can't del_timer_sync in interrupt */
624         del_timer(&ep->stop_cmd_timer);
625 }
626
627 /*
628  * Must be called with xhci->lock held in interrupt context,
629  * releases and re-acquires xhci->lock
630  */
631 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
632                                      struct xhci_td *cur_td, int status)
633 {
634         struct urb      *urb            = cur_td->urb;
635         struct urb_priv *urb_priv       = urb->hcpriv;
636         struct usb_hcd  *hcd            = bus_to_hcd(urb->dev->bus);
637
638         if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
639                 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
640                 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
641                         if (xhci->quirks & XHCI_AMD_PLL_FIX)
642                                 usb_amd_quirk_pll_enable();
643                 }
644         }
645         xhci_urb_free_priv(urb_priv);
646         usb_hcd_unlink_urb_from_ep(hcd, urb);
647         spin_unlock(&xhci->lock);
648         trace_xhci_urb_giveback(urb);
649         usb_hcd_giveback_urb(hcd, urb, status);
650         spin_lock(&xhci->lock);
651 }
652
653 static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
654                 struct xhci_ring *ring, struct xhci_td *td)
655 {
656         struct device *dev = xhci_to_hcd(xhci)->self.controller;
657         struct xhci_segment *seg = td->bounce_seg;
658         struct urb *urb = td->urb;
659         size_t len;
660
661         if (!ring || !seg || !urb)
662                 return;
663
664         if (usb_urb_dir_out(urb)) {
665                 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
666                                  DMA_TO_DEVICE);
667                 return;
668         }
669
670         dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
671                          DMA_FROM_DEVICE);
672         /* for in tranfers we need to copy the data from bounce to sg */
673         len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
674                              seg->bounce_len, seg->bounce_offs);
675         if (len != seg->bounce_len)
676                 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
677                                 len, seg->bounce_len);
678         seg->bounce_len = 0;
679         seg->bounce_offs = 0;
680 }
681
682 /*
683  * When we get a command completion for a Stop Endpoint Command, we need to
684  * unlink any cancelled TDs from the ring.  There are two ways to do that:
685  *
686  *  1. If the HW was in the middle of processing the TD that needs to be
687  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
688  *     in the TD with a Set Dequeue Pointer Command.
689  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
690  *     bit cleared) so that the HW will skip over them.
691  */
692 static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
693                 union xhci_trb *trb, struct xhci_event_cmd *event)
694 {
695         unsigned int ep_index;
696         struct xhci_ring *ep_ring;
697         struct xhci_virt_ep *ep;
698         struct xhci_td *cur_td = NULL;
699         struct xhci_td *last_unlinked_td;
700         struct xhci_ep_ctx *ep_ctx;
701         struct xhci_virt_device *vdev;
702         u64 hw_deq;
703         struct xhci_dequeue_state deq_state;
704
705         if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
706                 if (!xhci->devs[slot_id])
707                         xhci_warn(xhci, "Stop endpoint command "
708                                 "completion for disabled slot %u\n",
709                                 slot_id);
710                 return;
711         }
712
713         memset(&deq_state, 0, sizeof(deq_state));
714         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
715
716         vdev = xhci->devs[slot_id];
717         ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
718         trace_xhci_handle_cmd_stop_ep(ep_ctx);
719
720         ep = &xhci->devs[slot_id]->eps[ep_index];
721         last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
722                         struct xhci_td, cancelled_td_list);
723
724         if (list_empty(&ep->cancelled_td_list)) {
725                 xhci_stop_watchdog_timer_in_irq(xhci, ep);
726                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
727                 return;
728         }
729
730         /* Fix up the ep ring first, so HW stops executing cancelled TDs.
731          * We have the xHCI lock, so nothing can modify this list until we drop
732          * it.  We're also in the event handler, so we can't get re-interrupted
733          * if another Stop Endpoint command completes
734          */
735         list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
736                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
737                                 "Removing canceled TD starting at 0x%llx (dma).",
738                                 (unsigned long long)xhci_trb_virt_to_dma(
739                                         cur_td->start_seg, cur_td->first_trb));
740                 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
741                 if (!ep_ring) {
742                         /* This shouldn't happen unless a driver is mucking
743                          * with the stream ID after submission.  This will
744                          * leave the TD on the hardware ring, and the hardware
745                          * will try to execute it, and may access a buffer
746                          * that has already been freed.  In the best case, the
747                          * hardware will execute it, and the event handler will
748                          * ignore the completion event for that TD, since it was
749                          * removed from the td_list for that endpoint.  In
750                          * short, don't muck with the stream ID after
751                          * submission.
752                          */
753                         xhci_warn(xhci, "WARN Cancelled URB %p "
754                                         "has invalid stream ID %u.\n",
755                                         cur_td->urb,
756                                         cur_td->urb->stream_id);
757                         goto remove_finished_td;
758                 }
759                 /*
760                  * If we stopped on the TD we need to cancel, then we have to
761                  * move the xHC endpoint ring dequeue pointer past this TD.
762                  */
763                 hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
764                                          cur_td->urb->stream_id);
765                 hw_deq &= ~0xf;
766
767                 if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
768                               cur_td->last_trb, hw_deq, false)) {
769                         xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
770                                                     cur_td->urb->stream_id,
771                                                     cur_td, &deq_state);
772                 } else {
773                         td_to_noop(xhci, ep_ring, cur_td, false);
774                 }
775
776 remove_finished_td:
777                 /*
778                  * The event handler won't see a completion for this TD anymore,
779                  * so remove it from the endpoint ring's TD list.  Keep it in
780                  * the cancelled TD list for URB completion later.
781                  */
782                 list_del_init(&cur_td->td_list);
783         }
784
785         xhci_stop_watchdog_timer_in_irq(xhci, ep);
786
787         /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
788         if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
789                 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
790                                              &deq_state);
791                 xhci_ring_cmd_db(xhci);
792         } else {
793                 /* Otherwise ring the doorbell(s) to restart queued transfers */
794                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
795         }
796
797         /*
798          * Drop the lock and complete the URBs in the cancelled TD list.
799          * New TDs to be cancelled might be added to the end of the list before
800          * we can complete all the URBs for the TDs we already unlinked.
801          * So stop when we've completed the URB for the last TD we unlinked.
802          */
803         do {
804                 cur_td = list_first_entry(&ep->cancelled_td_list,
805                                 struct xhci_td, cancelled_td_list);
806                 list_del_init(&cur_td->cancelled_td_list);
807
808                 /* Clean up the cancelled URB */
809                 /* Doesn't matter what we pass for status, since the core will
810                  * just overwrite it (because the URB has been unlinked).
811                  */
812                 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
813                 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
814                 inc_td_cnt(cur_td->urb);
815                 if (last_td_in_urb(cur_td))
816                         xhci_giveback_urb_in_irq(xhci, cur_td, 0);
817
818                 /* Stop processing the cancelled list if the watchdog timer is
819                  * running.
820                  */
821                 if (xhci->xhc_state & XHCI_STATE_DYING)
822                         return;
823         } while (cur_td != last_unlinked_td);
824
825         /* Return to the event handler with xhci->lock re-acquired */
826 }
827
828 static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
829 {
830         struct xhci_td *cur_td;
831         struct xhci_td *tmp;
832
833         list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
834                 list_del_init(&cur_td->td_list);
835
836                 if (!list_empty(&cur_td->cancelled_td_list))
837                         list_del_init(&cur_td->cancelled_td_list);
838
839                 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
840
841                 inc_td_cnt(cur_td->urb);
842                 if (last_td_in_urb(cur_td))
843                         xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
844         }
845 }
846
847 static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
848                 int slot_id, int ep_index)
849 {
850         struct xhci_td *cur_td;
851         struct xhci_td *tmp;
852         struct xhci_virt_ep *ep;
853         struct xhci_ring *ring;
854
855         ep = &xhci->devs[slot_id]->eps[ep_index];
856         if ((ep->ep_state & EP_HAS_STREAMS) ||
857                         (ep->ep_state & EP_GETTING_NO_STREAMS)) {
858                 int stream_id;
859
860                 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
861                                 stream_id++) {
862                         ring = ep->stream_info->stream_rings[stream_id];
863                         if (!ring)
864                                 continue;
865
866                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
867                                         "Killing URBs for slot ID %u, ep index %u, stream %u",
868                                         slot_id, ep_index, stream_id);
869                         xhci_kill_ring_urbs(xhci, ring);
870                 }
871         } else {
872                 ring = ep->ring;
873                 if (!ring)
874                         return;
875                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
876                                 "Killing URBs for slot ID %u, ep index %u",
877                                 slot_id, ep_index);
878                 xhci_kill_ring_urbs(xhci, ring);
879         }
880
881         list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
882                         cancelled_td_list) {
883                 list_del_init(&cur_td->cancelled_td_list);
884                 inc_td_cnt(cur_td->urb);
885
886                 if (last_td_in_urb(cur_td))
887                         xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
888         }
889 }
890
891 /*
892  * host controller died, register read returns 0xffffffff
893  * Complete pending commands, mark them ABORTED.
894  * URBs need to be given back as usb core might be waiting with device locks
895  * held for the URBs to finish during device disconnect, blocking host remove.
896  *
897  * Call with xhci->lock held.
898  * lock is relased and re-acquired while giving back urb.
899  */
900 void xhci_hc_died(struct xhci_hcd *xhci)
901 {
902         int i, j;
903
904         if (xhci->xhc_state & XHCI_STATE_DYING)
905                 return;
906
907         xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
908         xhci->xhc_state |= XHCI_STATE_DYING;
909
910         xhci_cleanup_command_queue(xhci);
911
912         /* return any pending urbs, remove may be waiting for them */
913         for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
914                 if (!xhci->devs[i])
915                         continue;
916                 for (j = 0; j < 31; j++)
917                         xhci_kill_endpoint_urbs(xhci, i, j);
918         }
919
920         /* inform usb core hc died if PCI remove isn't already handling it */
921         if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
922                 usb_hc_died(xhci_to_hcd(xhci));
923 }
924
925 /* Watchdog timer function for when a stop endpoint command fails to complete.
926  * In this case, we assume the host controller is broken or dying or dead.  The
927  * host may still be completing some other events, so we have to be careful to
928  * let the event ring handler and the URB dequeueing/enqueueing functions know
929  * through xhci->state.
930  *
931  * The timer may also fire if the host takes a very long time to respond to the
932  * command, and the stop endpoint command completion handler cannot delete the
933  * timer before the timer function is called.  Another endpoint cancellation may
934  * sneak in before the timer function can grab the lock, and that may queue
935  * another stop endpoint command and add the timer back.  So we cannot use a
936  * simple flag to say whether there is a pending stop endpoint command for a
937  * particular endpoint.
938  *
939  * Instead we use a combination of that flag and checking if a new timer is
940  * pending.
941  */
942 void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
943 {
944         struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
945         struct xhci_hcd *xhci = ep->xhci;
946         unsigned long flags;
947
948         spin_lock_irqsave(&xhci->lock, flags);
949
950         /* bail out if cmd completed but raced with stop ep watchdog timer.*/
951         if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
952             timer_pending(&ep->stop_cmd_timer)) {
953                 spin_unlock_irqrestore(&xhci->lock, flags);
954                 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
955                 return;
956         }
957
958         xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
959         ep->ep_state &= ~EP_STOP_CMD_PENDING;
960
961         xhci_halt(xhci);
962
963         /*
964          * handle a stop endpoint cmd timeout as if host died (-ENODEV).
965          * In the future we could distinguish between -ENODEV and -ETIMEDOUT
966          * and try to recover a -ETIMEDOUT with a host controller reset
967          */
968         xhci_hc_died(xhci);
969
970         spin_unlock_irqrestore(&xhci->lock, flags);
971         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
972                         "xHCI host controller is dead.");
973 }
974
975 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
976                 struct xhci_virt_device *dev,
977                 struct xhci_ring *ep_ring,
978                 unsigned int ep_index)
979 {
980         union xhci_trb *dequeue_temp;
981         int num_trbs_free_temp;
982         bool revert = false;
983
984         num_trbs_free_temp = ep_ring->num_trbs_free;
985         dequeue_temp = ep_ring->dequeue;
986
987         /* If we get two back-to-back stalls, and the first stalled transfer
988          * ends just before a link TRB, the dequeue pointer will be left on
989          * the link TRB by the code in the while loop.  So we have to update
990          * the dequeue pointer one segment further, or we'll jump off
991          * the segment into la-la-land.
992          */
993         if (trb_is_link(ep_ring->dequeue)) {
994                 ep_ring->deq_seg = ep_ring->deq_seg->next;
995                 ep_ring->dequeue = ep_ring->deq_seg->trbs;
996         }
997
998         while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
999                 /* We have more usable TRBs */
1000                 ep_ring->num_trbs_free++;
1001                 ep_ring->dequeue++;
1002                 if (trb_is_link(ep_ring->dequeue)) {
1003                         if (ep_ring->dequeue ==
1004                                         dev->eps[ep_index].queued_deq_ptr)
1005                                 break;
1006                         ep_ring->deq_seg = ep_ring->deq_seg->next;
1007                         ep_ring->dequeue = ep_ring->deq_seg->trbs;
1008                 }
1009                 if (ep_ring->dequeue == dequeue_temp) {
1010                         revert = true;
1011                         break;
1012                 }
1013         }
1014
1015         if (revert) {
1016                 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1017                 ep_ring->num_trbs_free = num_trbs_free_temp;
1018         }
1019 }
1020
1021 /*
1022  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1023  * we need to clear the set deq pending flag in the endpoint ring state, so that
1024  * the TD queueing code can ring the doorbell again.  We also need to ring the
1025  * endpoint doorbell to restart the ring, but only if there aren't more
1026  * cancellations pending.
1027  */
1028 static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1029                 union xhci_trb *trb, u32 cmd_comp_code)
1030 {
1031         unsigned int ep_index;
1032         unsigned int stream_id;
1033         struct xhci_ring *ep_ring;
1034         struct xhci_virt_device *dev;
1035         struct xhci_virt_ep *ep;
1036         struct xhci_ep_ctx *ep_ctx;
1037         struct xhci_slot_ctx *slot_ctx;
1038
1039         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1040         stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1041         dev = xhci->devs[slot_id];
1042         ep = &dev->eps[ep_index];
1043
1044         ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1045         if (!ep_ring) {
1046                 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1047                                 stream_id);
1048                 /* XXX: Harmless??? */
1049                 goto cleanup;
1050         }
1051
1052         ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1053         slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1054         trace_xhci_handle_cmd_set_deq(slot_ctx);
1055         trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1056
1057         if (cmd_comp_code != COMP_SUCCESS) {
1058                 unsigned int ep_state;
1059                 unsigned int slot_state;
1060
1061                 switch (cmd_comp_code) {
1062                 case COMP_TRB_ERROR:
1063                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1064                         break;
1065                 case COMP_CONTEXT_STATE_ERROR:
1066                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1067                         ep_state = GET_EP_CTX_STATE(ep_ctx);
1068                         slot_state = le32_to_cpu(slot_ctx->dev_state);
1069                         slot_state = GET_SLOT_STATE(slot_state);
1070                         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1071                                         "Slot state = %u, EP state = %u",
1072                                         slot_state, ep_state);
1073                         break;
1074                 case COMP_SLOT_NOT_ENABLED_ERROR:
1075                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1076                                         slot_id);
1077                         break;
1078                 default:
1079                         xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1080                                         cmd_comp_code);
1081                         break;
1082                 }
1083                 /* OK what do we do now?  The endpoint state is hosed, and we
1084                  * should never get to this point if the synchronization between
1085                  * queueing, and endpoint state are correct.  This might happen
1086                  * if the device gets disconnected after we've finished
1087                  * cancelling URBs, which might not be an error...
1088                  */
1089         } else {
1090                 u64 deq;
1091                 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1092                 if (ep->ep_state & EP_HAS_STREAMS) {
1093                         struct xhci_stream_ctx *ctx =
1094                                 &ep->stream_info->stream_ctx_array[stream_id];
1095                         deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1096                 } else {
1097                         deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1098                 }
1099                 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1100                         "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1101                 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1102                                          ep->queued_deq_ptr) == deq) {
1103                         /* Update the ring's dequeue segment and dequeue pointer
1104                          * to reflect the new position.
1105                          */
1106                         update_ring_for_set_deq_completion(xhci, dev,
1107                                 ep_ring, ep_index);
1108                 } else {
1109                         xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1110                         xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1111                                   ep->queued_deq_seg, ep->queued_deq_ptr);
1112                 }
1113         }
1114
1115 cleanup:
1116         dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1117         dev->eps[ep_index].queued_deq_seg = NULL;
1118         dev->eps[ep_index].queued_deq_ptr = NULL;
1119         /* Restart any rings with pending URBs */
1120         ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1121 }
1122
1123 static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1124                 union xhci_trb *trb, u32 cmd_comp_code)
1125 {
1126         struct xhci_virt_device *vdev;
1127         struct xhci_ep_ctx *ep_ctx;
1128         unsigned int ep_index;
1129
1130         ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1131         vdev = xhci->devs[slot_id];
1132         ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1133         trace_xhci_handle_cmd_reset_ep(ep_ctx);
1134
1135         /* This command will only fail if the endpoint wasn't halted,
1136          * but we don't care.
1137          */
1138         xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1139                 "Ignoring reset ep completion code of %u", cmd_comp_code);
1140
1141         /* HW with the reset endpoint quirk needs to have a configure endpoint
1142          * command complete before the endpoint can be used.  Queue that here
1143          * because the HW can't handle two commands being queued in a row.
1144          */
1145         if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1146                 struct xhci_command *command;
1147
1148                 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1149                 if (!command)
1150                         return;
1151
1152                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1153                                 "Queueing configure endpoint command");
1154                 xhci_queue_configure_endpoint(xhci, command,
1155                                 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1156                                 false);
1157                 xhci_ring_cmd_db(xhci);
1158         } else {
1159                 /* Clear our internal halted state */
1160                 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1161         }
1162 }
1163
1164 static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1165                 struct xhci_command *command, u32 cmd_comp_code)
1166 {
1167         if (cmd_comp_code == COMP_SUCCESS)
1168                 command->slot_id = slot_id;
1169         else
1170                 command->slot_id = 0;
1171 }
1172
1173 static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1174 {
1175         struct xhci_virt_device *virt_dev;
1176         struct xhci_slot_ctx *slot_ctx;
1177
1178         virt_dev = xhci->devs[slot_id];
1179         if (!virt_dev)
1180                 return;
1181
1182         slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1183         trace_xhci_handle_cmd_disable_slot(slot_ctx);
1184
1185         if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1186                 /* Delete default control endpoint resources */
1187                 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1188         xhci_free_virt_device(xhci, slot_id);
1189 }
1190
1191 static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1192                 struct xhci_event_cmd *event, u32 cmd_comp_code)
1193 {
1194         struct xhci_virt_device *virt_dev;
1195         struct xhci_input_control_ctx *ctrl_ctx;
1196         struct xhci_ep_ctx *ep_ctx;
1197         unsigned int ep_index;
1198         unsigned int ep_state;
1199         u32 add_flags, drop_flags;
1200
1201         /*
1202          * Configure endpoint commands can come from the USB core
1203          * configuration or alt setting changes, or because the HW
1204          * needed an extra configure endpoint command after a reset
1205          * endpoint command or streams were being configured.
1206          * If the command was for a halted endpoint, the xHCI driver
1207          * is not waiting on the configure endpoint command.
1208          */
1209         virt_dev = xhci->devs[slot_id];
1210         ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1211         if (!ctrl_ctx) {
1212                 xhci_warn(xhci, "Could not get input context, bad type.\n");
1213                 return;
1214         }
1215
1216         add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1217         drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1218         /* Input ctx add_flags are the endpoint index plus one */
1219         ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1220
1221         ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1222         trace_xhci_handle_cmd_config_ep(ep_ctx);
1223
1224         /* A usb_set_interface() call directly after clearing a halted
1225          * condition may race on this quirky hardware.  Not worth
1226          * worrying about, since this is prototype hardware.  Not sure
1227          * if this will work for streams, but streams support was
1228          * untested on this prototype.
1229          */
1230         if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1231                         ep_index != (unsigned int) -1 &&
1232                         add_flags - SLOT_FLAG == drop_flags) {
1233                 ep_state = virt_dev->eps[ep_index].ep_state;
1234                 if (!(ep_state & EP_HALTED))
1235                         return;
1236                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1237                                 "Completed config ep cmd - "
1238                                 "last ep index = %d, state = %d",
1239                                 ep_index, ep_state);
1240                 /* Clear internal halted state and restart ring(s) */
1241                 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1242                 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1243                 return;
1244         }
1245         return;
1246 }
1247
1248 static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1249 {
1250         struct xhci_virt_device *vdev;
1251         struct xhci_slot_ctx *slot_ctx;
1252
1253         vdev = xhci->devs[slot_id];
1254         slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1255         trace_xhci_handle_cmd_addr_dev(slot_ctx);
1256 }
1257
1258 static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1259                 struct xhci_event_cmd *event)
1260 {
1261         struct xhci_virt_device *vdev;
1262         struct xhci_slot_ctx *slot_ctx;
1263
1264         vdev = xhci->devs[slot_id];
1265         slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1266         trace_xhci_handle_cmd_reset_dev(slot_ctx);
1267
1268         xhci_dbg(xhci, "Completed reset device command.\n");
1269         if (!xhci->devs[slot_id])
1270                 xhci_warn(xhci, "Reset device command completion "
1271                                 "for disabled slot %u\n", slot_id);
1272 }
1273
1274 static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1275                 struct xhci_event_cmd *event)
1276 {
1277         if (!(xhci->quirks & XHCI_NEC_HOST)) {
1278                 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1279                 return;
1280         }
1281         xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1282                         "NEC firmware version %2x.%02x",
1283                         NEC_FW_MAJOR(le32_to_cpu(event->status)),
1284                         NEC_FW_MINOR(le32_to_cpu(event->status)));
1285 }
1286
1287 static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1288 {
1289         list_del(&cmd->cmd_list);
1290
1291         if (cmd->completion) {
1292                 cmd->status = status;
1293                 complete(cmd->completion);
1294         } else {
1295                 kfree(cmd);
1296         }
1297 }
1298
1299 void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1300 {
1301         struct xhci_command *cur_cmd, *tmp_cmd;
1302         xhci->current_cmd = NULL;
1303         list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1304                 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1305 }
1306
1307 void xhci_handle_command_timeout(struct work_struct *work)
1308 {
1309         struct xhci_hcd *xhci;
1310         unsigned long flags;
1311         u64 hw_ring_state;
1312
1313         xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1314
1315         spin_lock_irqsave(&xhci->lock, flags);
1316
1317         /*
1318          * If timeout work is pending, or current_cmd is NULL, it means we
1319          * raced with command completion. Command is handled so just return.
1320          */
1321         if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1322                 spin_unlock_irqrestore(&xhci->lock, flags);
1323                 return;
1324         }
1325         /* mark this command to be cancelled */
1326         xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1327
1328         /* Make sure command ring is running before aborting it */
1329         hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1330         if (hw_ring_state == ~(u64)0) {
1331                 xhci_hc_died(xhci);
1332                 goto time_out_completed;
1333         }
1334
1335         if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1336             (hw_ring_state & CMD_RING_RUNNING))  {
1337                 /* Prevent new doorbell, and start command abort */
1338                 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1339                 xhci_dbg(xhci, "Command timeout\n");
1340                 xhci_abort_cmd_ring(xhci, flags);
1341                 goto time_out_completed;
1342         }
1343
1344         /* host removed. Bail out */
1345         if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1346                 xhci_dbg(xhci, "host removed, ring start fail?\n");
1347                 xhci_cleanup_command_queue(xhci);
1348
1349                 goto time_out_completed;
1350         }
1351
1352         /* command timeout on stopped ring, ring can't be aborted */
1353         xhci_dbg(xhci, "Command timeout on stopped ring\n");
1354         xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1355
1356 time_out_completed:
1357         spin_unlock_irqrestore(&xhci->lock, flags);
1358         return;
1359 }
1360
1361 static void handle_cmd_completion(struct xhci_hcd *xhci,
1362                 struct xhci_event_cmd *event)
1363 {
1364         int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1365         u64 cmd_dma;
1366         dma_addr_t cmd_dequeue_dma;
1367         u32 cmd_comp_code;
1368         union xhci_trb *cmd_trb;
1369         struct xhci_command *cmd;
1370         u32 cmd_type;
1371
1372         cmd_dma = le64_to_cpu(event->cmd_trb);
1373         cmd_trb = xhci->cmd_ring->dequeue;
1374
1375         trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1376
1377         cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1378                         cmd_trb);
1379         /*
1380          * Check whether the completion event is for our internal kept
1381          * command.
1382          */
1383         if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1384                 xhci_warn(xhci,
1385                           "ERROR mismatched command completion event\n");
1386                 return;
1387         }
1388
1389         cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1390
1391         cancel_delayed_work(&xhci->cmd_timer);
1392
1393         cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1394
1395         /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1396         if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1397                 complete_all(&xhci->cmd_ring_stop_completion);
1398                 return;
1399         }
1400
1401         if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1402                 xhci_err(xhci,
1403                          "Command completion event does not match command\n");
1404                 return;
1405         }
1406
1407         /*
1408          * Host aborted the command ring, check if the current command was
1409          * supposed to be aborted, otherwise continue normally.
1410          * The command ring is stopped now, but the xHC will issue a Command
1411          * Ring Stopped event which will cause us to restart it.
1412          */
1413         if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1414                 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1415                 if (cmd->status == COMP_COMMAND_ABORTED) {
1416                         if (xhci->current_cmd == cmd)
1417                                 xhci->current_cmd = NULL;
1418                         goto event_handled;
1419                 }
1420         }
1421
1422         cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1423         switch (cmd_type) {
1424         case TRB_ENABLE_SLOT:
1425                 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1426                 break;
1427         case TRB_DISABLE_SLOT:
1428                 xhci_handle_cmd_disable_slot(xhci, slot_id);
1429                 break;
1430         case TRB_CONFIG_EP:
1431                 if (!cmd->completion)
1432                         xhci_handle_cmd_config_ep(xhci, slot_id, event,
1433                                                   cmd_comp_code);
1434                 break;
1435         case TRB_EVAL_CONTEXT:
1436                 break;
1437         case TRB_ADDR_DEV:
1438                 xhci_handle_cmd_addr_dev(xhci, slot_id);
1439                 break;
1440         case TRB_STOP_RING:
1441                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1442                                 le32_to_cpu(cmd_trb->generic.field[3])));
1443                 if (!cmd->completion)
1444                         xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1445                 break;
1446         case TRB_SET_DEQ:
1447                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1448                                 le32_to_cpu(cmd_trb->generic.field[3])));
1449                 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1450                 break;
1451         case TRB_CMD_NOOP:
1452                 /* Is this an aborted command turned to NO-OP? */
1453                 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1454                         cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1455                 break;
1456         case TRB_RESET_EP:
1457                 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1458                                 le32_to_cpu(cmd_trb->generic.field[3])));
1459                 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1460                 break;
1461         case TRB_RESET_DEV:
1462                 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1463                  * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1464                  */
1465                 slot_id = TRB_TO_SLOT_ID(
1466                                 le32_to_cpu(cmd_trb->generic.field[3]));
1467                 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1468                 break;
1469         case TRB_NEC_GET_FW:
1470                 xhci_handle_cmd_nec_get_fw(xhci, event);
1471                 break;
1472         default:
1473                 /* Skip over unknown commands on the event ring */
1474                 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1475                 break;
1476         }
1477
1478         /* restart timer if this wasn't the last command */
1479         if (!list_is_singular(&xhci->cmd_list)) {
1480                 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1481                                                 struct xhci_command, cmd_list);
1482                 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1483         } else if (xhci->current_cmd == cmd) {
1484                 xhci->current_cmd = NULL;
1485         }
1486
1487 event_handled:
1488         xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1489
1490         inc_deq(xhci, xhci->cmd_ring);
1491 }
1492
1493 static void handle_vendor_event(struct xhci_hcd *xhci,
1494                 union xhci_trb *event)
1495 {
1496         u32 trb_type;
1497
1498         trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1499         xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1500         if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1501                 handle_cmd_completion(xhci, &event->event_cmd);
1502 }
1503
1504 static void handle_device_notification(struct xhci_hcd *xhci,
1505                 union xhci_trb *event)
1506 {
1507         u32 slot_id;
1508         struct usb_device *udev;
1509
1510         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1511         if (!xhci->devs[slot_id]) {
1512                 xhci_warn(xhci, "Device Notification event for "
1513                                 "unused slot %u\n", slot_id);
1514                 return;
1515         }
1516
1517         xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1518                         slot_id);
1519         udev = xhci->devs[slot_id]->udev;
1520         if (udev && udev->parent)
1521                 usb_wakeup_notification(udev->parent, udev->portnum);
1522 }
1523
1524 /*
1525  * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1526  * Controller.
1527  * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1528  * If a connection to a USB 1 device is followed by another connection
1529  * to a USB 2 device.
1530  *
1531  * Reset the PHY after the USB device is disconnected if device speed
1532  * is less than HCD_USB3.
1533  * Retry the reset sequence max of 4 times checking the PLL lock status.
1534  *
1535  */
1536 static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1537 {
1538         struct usb_hcd *hcd = xhci_to_hcd(xhci);
1539         u32 pll_lock_check;
1540         u32 retry_count = 4;
1541
1542         do {
1543                 /* Assert PHY reset */
1544                 writel(0x6F, hcd->regs + 0x1048);
1545                 udelay(10);
1546                 /* De-assert the PHY reset */
1547                 writel(0x7F, hcd->regs + 0x1048);
1548                 udelay(200);
1549                 pll_lock_check = readl(hcd->regs + 0x1070);
1550         } while (!(pll_lock_check & 0x1) && --retry_count);
1551 }
1552
1553 static void handle_port_status(struct xhci_hcd *xhci,
1554                 union xhci_trb *event)
1555 {
1556         struct usb_hcd *hcd;
1557         u32 port_id;
1558         u32 portsc, cmd_reg;
1559         int max_ports;
1560         int slot_id;
1561         unsigned int hcd_portnum;
1562         struct xhci_bus_state *bus_state;
1563         bool bogus_port_status = false;
1564         struct xhci_port *port;
1565
1566         /* Port status change events always have a successful completion code */
1567         if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1568                 xhci_warn(xhci,
1569                           "WARN: xHC returned failed port status event\n");
1570
1571         port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1572         xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1573
1574         max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1575         if ((port_id <= 0) || (port_id > max_ports)) {
1576                 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1577                 inc_deq(xhci, xhci->event_ring);
1578                 return;
1579         }
1580
1581         port = &xhci->hw_ports[port_id - 1];
1582         if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1583                 xhci_warn(xhci, "Event for invalid port %u\n", port_id);
1584                 bogus_port_status = true;
1585                 goto cleanup;
1586         }
1587
1588         /* We might get interrupts after shared_hcd is removed */
1589         if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1590                 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1591                 bogus_port_status = true;
1592                 goto cleanup;
1593         }
1594
1595         hcd = port->rhub->hcd;
1596         bus_state = &xhci->bus_state[hcd_index(hcd)];
1597         hcd_portnum = port->hcd_portnum;
1598         portsc = readl(port->addr);
1599
1600         trace_xhci_handle_port_status(hcd_portnum, portsc);
1601
1602         if (hcd->state == HC_STATE_SUSPENDED) {
1603                 xhci_dbg(xhci, "resume root hub\n");
1604                 usb_hcd_resume_root_hub(hcd);
1605         }
1606
1607         if (hcd->speed >= HCD_USB3 &&
1608             (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1609                 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1610                 if (slot_id && xhci->devs[slot_id])
1611                         xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1612         }
1613
1614         if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1615                 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1616
1617                 cmd_reg = readl(&xhci->op_regs->command);
1618                 if (!(cmd_reg & CMD_RUN)) {
1619                         xhci_warn(xhci, "xHC is not running.\n");
1620                         goto cleanup;
1621                 }
1622
1623                 if (DEV_SUPERSPEED_ANY(portsc)) {
1624                         xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1625                         /* Set a flag to say the port signaled remote wakeup,
1626                          * so we can tell the difference between the end of
1627                          * device and host initiated resume.
1628                          */
1629                         bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1630                         xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1631                         xhci_set_link_state(xhci, port, XDEV_U0);
1632                         usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1633                         /* Need to wait until the next link state change
1634                          * indicates the device is actually in U0.
1635                          */
1636                         bogus_port_status = true;
1637                         goto cleanup;
1638                 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
1639                         xhci_dbg(xhci, "resume HS port %d\n", port_id);
1640                         bus_state->resume_done[hcd_portnum] = jiffies +
1641                                 msecs_to_jiffies(USB_RESUME_TIMEOUT);
1642                         set_bit(hcd_portnum, &bus_state->resuming_ports);
1643                         /* Do the rest in GetPortStatus after resume time delay.
1644                          * Avoid polling roothub status before that so that a
1645                          * usb device auto-resume latency around ~40ms.
1646                          */
1647                         set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1648                         mod_timer(&hcd->rh_timer,
1649                                   bus_state->resume_done[hcd_portnum]);
1650                         usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1651                         bogus_port_status = true;
1652                 }
1653         }
1654
1655         if ((portsc & PORT_PLC) &&
1656             DEV_SUPERSPEED_ANY(portsc) &&
1657             ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1658              (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1659              (portsc & PORT_PLS_MASK) == XDEV_U2)) {
1660                 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1661                 /* We've just brought the device into U0/1/2 through either the
1662                  * Resume state after a device remote wakeup, or through the
1663                  * U3Exit state after a host-initiated resume.  If it's a device
1664                  * initiated remote wake, don't pass up the link state change,
1665                  * so the roothub behavior is consistent with external
1666                  * USB 3.0 hub behavior.
1667                  */
1668                 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1669                 if (slot_id && xhci->devs[slot_id])
1670                         xhci_ring_device(xhci, slot_id);
1671                 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
1672                         xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1673                         usb_wakeup_notification(hcd->self.root_hub,
1674                                         hcd_portnum + 1);
1675                         bogus_port_status = true;
1676                         goto cleanup;
1677                 }
1678         }
1679
1680         /*
1681          * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1682          * RExit to a disconnect state).  If so, let the the driver know it's
1683          * out of the RExit state.
1684          */
1685         if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
1686                         test_and_clear_bit(hcd_portnum,
1687                                 &bus_state->rexit_ports)) {
1688                 complete(&bus_state->rexit_done[hcd_portnum]);
1689                 bogus_port_status = true;
1690                 goto cleanup;
1691         }
1692
1693         if (hcd->speed < HCD_USB3) {
1694                 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1695                 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
1696                     (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
1697                         xhci_cavium_reset_phy_quirk(xhci);
1698         }
1699
1700 cleanup:
1701         /* Update event ring dequeue pointer before dropping the lock */
1702         inc_deq(xhci, xhci->event_ring);
1703
1704         /* Don't make the USB core poll the roothub if we got a bad port status
1705          * change event.  Besides, at that point we can't tell which roothub
1706          * (USB 2.0 or USB 3.0) to kick.
1707          */
1708         if (bogus_port_status)
1709                 return;
1710
1711         /*
1712          * xHCI port-status-change events occur when the "or" of all the
1713          * status-change bits in the portsc register changes from 0 to 1.
1714          * New status changes won't cause an event if any other change
1715          * bits are still set.  When an event occurs, switch over to
1716          * polling to avoid losing status changes.
1717          */
1718         xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1719         set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1720         spin_unlock(&xhci->lock);
1721         /* Pass this up to the core */
1722         usb_hcd_poll_rh_status(hcd);
1723         spin_lock(&xhci->lock);
1724 }
1725
1726 /*
1727  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1728  * at end_trb, which may be in another segment.  If the suspect DMA address is a
1729  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1730  * returns 0.
1731  */
1732 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1733                 struct xhci_segment *start_seg,
1734                 union xhci_trb  *start_trb,
1735                 union xhci_trb  *end_trb,
1736                 dma_addr_t      suspect_dma,
1737                 bool            debug)
1738 {
1739         dma_addr_t start_dma;
1740         dma_addr_t end_seg_dma;
1741         dma_addr_t end_trb_dma;
1742         struct xhci_segment *cur_seg;
1743
1744         start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1745         cur_seg = start_seg;
1746
1747         do {
1748                 if (start_dma == 0)
1749                         return NULL;
1750                 /* We may get an event for a Link TRB in the middle of a TD */
1751                 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1752                                 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1753                 /* If the end TRB isn't in this segment, this is set to 0 */
1754                 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1755
1756                 if (debug)
1757                         xhci_warn(xhci,
1758                                 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1759                                 (unsigned long long)suspect_dma,
1760                                 (unsigned long long)start_dma,
1761                                 (unsigned long long)end_trb_dma,
1762                                 (unsigned long long)cur_seg->dma,
1763                                 (unsigned long long)end_seg_dma);
1764
1765                 if (end_trb_dma > 0) {
1766                         /* The end TRB is in this segment, so suspect should be here */
1767                         if (start_dma <= end_trb_dma) {
1768                                 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1769                                         return cur_seg;
1770                         } else {
1771                                 /* Case for one segment with
1772                                  * a TD wrapped around to the top
1773                                  */
1774                                 if ((suspect_dma >= start_dma &&
1775                                                         suspect_dma <= end_seg_dma) ||
1776                                                 (suspect_dma >= cur_seg->dma &&
1777                                                  suspect_dma <= end_trb_dma))
1778                                         return cur_seg;
1779                         }
1780                         return NULL;
1781                 } else {
1782                         /* Might still be somewhere in this segment */
1783                         if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1784                                 return cur_seg;
1785                 }
1786                 cur_seg = cur_seg->next;
1787                 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1788         } while (cur_seg != start_seg);
1789
1790         return NULL;
1791 }
1792
1793 static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1794                 unsigned int slot_id, unsigned int ep_index,
1795                 unsigned int stream_id, struct xhci_td *td,
1796                 enum xhci_ep_reset_type reset_type)
1797 {
1798         struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1799         struct xhci_command *command;
1800
1801         /*
1802          * Avoid resetting endpoint if link is inactive. Can cause host hang.
1803          * Device will be reset soon to recover the link so don't do anything
1804          */
1805         if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR)
1806                 return;
1807
1808         command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1809         if (!command)
1810                 return;
1811
1812         ep->ep_state |= EP_HALTED;
1813
1814         xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
1815
1816         if (reset_type == EP_HARD_RESET) {
1817                 ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
1818                 xhci_cleanup_stalled_ring(xhci, ep_index, stream_id, td);
1819         }
1820         xhci_ring_cmd_db(xhci);
1821 }
1822
1823 /* Check if an error has halted the endpoint ring.  The class driver will
1824  * cleanup the halt for a non-default control endpoint if we indicate a stall.
1825  * However, a babble and other errors also halt the endpoint ring, and the class
1826  * driver won't clear the halt in that case, so we need to issue a Set Transfer
1827  * Ring Dequeue Pointer command manually.
1828  */
1829 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1830                 struct xhci_ep_ctx *ep_ctx,
1831                 unsigned int trb_comp_code)
1832 {
1833         /* TRB completion codes that may require a manual halt cleanup */
1834         if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1835                         trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1836                         trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
1837                 /* The 0.95 spec says a babbling control endpoint
1838                  * is not halted. The 0.96 spec says it is.  Some HW
1839                  * claims to be 0.95 compliant, but it halts the control
1840                  * endpoint anyway.  Check if a babble halted the
1841                  * endpoint.
1842                  */
1843                 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
1844                         return 1;
1845
1846         return 0;
1847 }
1848
1849 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1850 {
1851         if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1852                 /* Vendor defined "informational" completion code,
1853                  * treat as not-an-error.
1854                  */
1855                 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1856                                 trb_comp_code);
1857                 xhci_dbg(xhci, "Treating code as success.\n");
1858                 return 1;
1859         }
1860         return 0;
1861 }
1862
1863 static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1864                 struct xhci_ring *ep_ring, int *status)
1865 {
1866         struct urb *urb = NULL;
1867
1868         /* Clean up the endpoint's TD list */
1869         urb = td->urb;
1870
1871         /* if a bounce buffer was used to align this td then unmap it */
1872         xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1873
1874         /* Do one last check of the actual transfer length.
1875          * If the host controller said we transferred more data than the buffer
1876          * length, urb->actual_length will be a very big number (since it's
1877          * unsigned).  Play it safe and say we didn't transfer anything.
1878          */
1879         if (urb->actual_length > urb->transfer_buffer_length) {
1880                 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1881                           urb->transfer_buffer_length, urb->actual_length);
1882                 urb->actual_length = 0;
1883                 *status = 0;
1884         }
1885         list_del_init(&td->td_list);
1886         /* Was this TD slated to be cancelled but completed anyway? */
1887         if (!list_empty(&td->cancelled_td_list))
1888                 list_del_init(&td->cancelled_td_list);
1889
1890         inc_td_cnt(urb);
1891         /* Giveback the urb when all the tds are completed */
1892         if (last_td_in_urb(td)) {
1893                 if ((urb->actual_length != urb->transfer_buffer_length &&
1894                      (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1895                     (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1896                         xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1897                                  urb, urb->actual_length,
1898                                  urb->transfer_buffer_length, *status);
1899
1900                 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1901                 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1902                         *status = 0;
1903                 xhci_giveback_urb_in_irq(xhci, td, *status);
1904         }
1905
1906         return 0;
1907 }
1908
1909 static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1910         struct xhci_transfer_event *event,
1911         struct xhci_virt_ep *ep, int *status)
1912 {
1913         struct xhci_virt_device *xdev;
1914         struct xhci_ep_ctx *ep_ctx;
1915         struct xhci_ring *ep_ring;
1916         unsigned int slot_id;
1917         u32 trb_comp_code;
1918         int ep_index;
1919
1920         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1921         xdev = xhci->devs[slot_id];
1922         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1923         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1924         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1925         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1926
1927         if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
1928                         trb_comp_code == COMP_STOPPED ||
1929                         trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
1930                 /* The Endpoint Stop Command completion will take care of any
1931                  * stopped TDs.  A stopped TD may be restarted, so don't update
1932                  * the ring dequeue pointer or take this TD off any lists yet.
1933                  */
1934                 return 0;
1935         }
1936         if (trb_comp_code == COMP_STALL_ERROR ||
1937                 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1938                                                 trb_comp_code)) {
1939                 /* Issue a reset endpoint command to clear the host side
1940                  * halt, followed by a set dequeue command to move the
1941                  * dequeue pointer past the TD.
1942                  * The class driver clears the device side halt later.
1943                  */
1944                 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1945                                         ep_ring->stream_id, td, EP_HARD_RESET);
1946         } else {
1947                 /* Update ring dequeue pointer */
1948                 while (ep_ring->dequeue != td->last_trb)
1949                         inc_deq(xhci, ep_ring);
1950                 inc_deq(xhci, ep_ring);
1951         }
1952
1953         return xhci_td_cleanup(xhci, td, ep_ring, status);
1954 }
1955
1956 /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1957 static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1958                            union xhci_trb *stop_trb)
1959 {
1960         u32 sum;
1961         union xhci_trb *trb = ring->dequeue;
1962         struct xhci_segment *seg = ring->deq_seg;
1963
1964         for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1965                 if (!trb_is_noop(trb) && !trb_is_link(trb))
1966                         sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1967         }
1968         return sum;
1969 }
1970
1971 /*
1972  * Process control tds, update urb status and actual_length.
1973  */
1974 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1975         union xhci_trb *ep_trb, struct xhci_transfer_event *event,
1976         struct xhci_virt_ep *ep, int *status)
1977 {
1978         struct xhci_virt_device *xdev;
1979         unsigned int slot_id;
1980         int ep_index;
1981         struct xhci_ep_ctx *ep_ctx;
1982         u32 trb_comp_code;
1983         u32 remaining, requested;
1984         u32 trb_type;
1985
1986         trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
1987         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1988         xdev = xhci->devs[slot_id];
1989         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1990         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1991         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1992         requested = td->urb->transfer_buffer_length;
1993         remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1994
1995         switch (trb_comp_code) {
1996         case COMP_SUCCESS:
1997                 if (trb_type != TRB_STATUS) {
1998                         xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
1999                                   (trb_type == TRB_DATA) ? "data" : "setup");
2000                         *status = -ESHUTDOWN;
2001                         break;
2002                 }
2003                 *status = 0;
2004                 break;
2005         case COMP_SHORT_PACKET:
2006                 *status = 0;
2007                 break;
2008         case COMP_STOPPED_SHORT_PACKET:
2009                 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2010                         td->urb->actual_length = remaining;
2011                 else
2012                         xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2013                 goto finish_td;
2014         case COMP_STOPPED:
2015                 switch (trb_type) {
2016                 case TRB_SETUP:
2017                         td->urb->actual_length = 0;
2018                         goto finish_td;
2019                 case TRB_DATA:
2020                 case TRB_NORMAL:
2021                         td->urb->actual_length = requested - remaining;
2022                         goto finish_td;
2023                 case TRB_STATUS:
2024                         td->urb->actual_length = requested;
2025                         goto finish_td;
2026                 default:
2027                         xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2028                                   trb_type);
2029                         goto finish_td;
2030                 }
2031         case COMP_STOPPED_LENGTH_INVALID:
2032                 goto finish_td;
2033         default:
2034                 if (!xhci_requires_manual_halt_cleanup(xhci,
2035                                                        ep_ctx, trb_comp_code))
2036                         break;
2037                 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2038                          trb_comp_code, ep_index);
2039                 /* else fall through */
2040         case COMP_STALL_ERROR:
2041                 /* Did we transfer part of the data (middle) phase? */
2042                 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2043                         td->urb->actual_length = requested - remaining;
2044                 else if (!td->urb_length_set)
2045                         td->urb->actual_length = 0;
2046                 goto finish_td;
2047         }
2048
2049         /* stopped at setup stage, no data transferred */
2050         if (trb_type == TRB_SETUP)
2051                 goto finish_td;
2052
2053         /*
2054          * if on data stage then update the actual_length of the URB and flag it
2055          * as set, so it won't be overwritten in the event for the last TRB.
2056          */
2057         if (trb_type == TRB_DATA ||
2058                 trb_type == TRB_NORMAL) {
2059                 td->urb_length_set = true;
2060                 td->urb->actual_length = requested - remaining;
2061                 xhci_dbg(xhci, "Waiting for status stage event\n");
2062                 return 0;
2063         }
2064
2065         /* at status stage */
2066         if (!td->urb_length_set)
2067                 td->urb->actual_length = requested;
2068
2069 finish_td:
2070         return finish_td(xhci, td, event, ep, status);
2071 }
2072
2073 /*
2074  * Process isochronous tds, update urb packet status and actual_length.
2075  */
2076 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2077         union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2078         struct xhci_virt_ep *ep, int *status)
2079 {
2080         struct xhci_ring *ep_ring;
2081         struct urb_priv *urb_priv;
2082         int idx;
2083         struct usb_iso_packet_descriptor *frame;
2084         u32 trb_comp_code;
2085         bool sum_trbs_for_length = false;
2086         u32 remaining, requested, ep_trb_len;
2087         int short_framestatus;
2088
2089         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2090         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2091         urb_priv = td->urb->hcpriv;
2092         idx = urb_priv->num_tds_done;
2093         frame = &td->urb->iso_frame_desc[idx];
2094         requested = frame->length;
2095         remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2096         ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2097         short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2098                 -EREMOTEIO : 0;
2099
2100         /* handle completion code */
2101         switch (trb_comp_code) {
2102         case COMP_SUCCESS:
2103                 if (remaining) {
2104                         frame->status = short_framestatus;
2105                         if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2106                                 sum_trbs_for_length = true;
2107                         break;
2108                 }
2109                 frame->status = 0;
2110                 break;
2111         case COMP_SHORT_PACKET:
2112                 frame->status = short_framestatus;
2113                 sum_trbs_for_length = true;
2114                 break;
2115         case COMP_BANDWIDTH_OVERRUN_ERROR:
2116                 frame->status = -ECOMM;
2117                 break;
2118         case COMP_ISOCH_BUFFER_OVERRUN:
2119         case COMP_BABBLE_DETECTED_ERROR:
2120                 frame->status = -EOVERFLOW;
2121                 break;
2122         case COMP_INCOMPATIBLE_DEVICE_ERROR:
2123         case COMP_STALL_ERROR:
2124                 frame->status = -EPROTO;
2125                 break;
2126         case COMP_USB_TRANSACTION_ERROR:
2127                 frame->status = -EPROTO;
2128                 if (ep_trb != td->last_trb)
2129                         return 0;
2130                 break;
2131         case COMP_STOPPED:
2132                 sum_trbs_for_length = true;
2133                 break;
2134         case COMP_STOPPED_SHORT_PACKET:
2135                 /* field normally containing residue now contains tranferred */
2136                 frame->status = short_framestatus;
2137                 requested = remaining;
2138                 break;
2139         case COMP_STOPPED_LENGTH_INVALID:
2140                 requested = 0;
2141                 remaining = 0;
2142                 break;
2143         default:
2144                 sum_trbs_for_length = true;
2145                 frame->status = -1;
2146                 break;
2147         }
2148
2149         if (sum_trbs_for_length)
2150                 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2151                         ep_trb_len - remaining;
2152         else
2153                 frame->actual_length = requested;
2154
2155         td->urb->actual_length += frame->actual_length;
2156
2157         return finish_td(xhci, td, event, ep, status);
2158 }
2159
2160 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2161                         struct xhci_transfer_event *event,
2162                         struct xhci_virt_ep *ep, int *status)
2163 {
2164         struct xhci_ring *ep_ring;
2165         struct urb_priv *urb_priv;
2166         struct usb_iso_packet_descriptor *frame;
2167         int idx;
2168
2169         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2170         urb_priv = td->urb->hcpriv;
2171         idx = urb_priv->num_tds_done;
2172         frame = &td->urb->iso_frame_desc[idx];
2173
2174         /* The transfer is partly done. */
2175         frame->status = -EXDEV;
2176
2177         /* calc actual length */
2178         frame->actual_length = 0;
2179
2180         /* Update ring dequeue pointer */
2181         while (ep_ring->dequeue != td->last_trb)
2182                 inc_deq(xhci, ep_ring);
2183         inc_deq(xhci, ep_ring);
2184
2185         return xhci_td_cleanup(xhci, td, ep_ring, status);
2186 }
2187
2188 /*
2189  * Process bulk and interrupt tds, update urb status and actual_length.
2190  */
2191 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2192         union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2193         struct xhci_virt_ep *ep, int *status)
2194 {
2195         struct xhci_ring *ep_ring;
2196         u32 trb_comp_code;
2197         u32 remaining, requested, ep_trb_len;
2198
2199         ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2200         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2201         remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2202         ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2203         requested = td->urb->transfer_buffer_length;
2204
2205         switch (trb_comp_code) {
2206         case COMP_SUCCESS:
2207                 /* handle success with untransferred data as short packet */
2208                 if (ep_trb != td->last_trb || remaining) {
2209                         xhci_warn(xhci, "WARN Successful completion on short TX\n");
2210                         xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2211                                  td->urb->ep->desc.bEndpointAddress,
2212                                  requested, remaining);
2213                 }
2214                 *status = 0;
2215                 break;
2216         case COMP_SHORT_PACKET:
2217                 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2218                          td->urb->ep->desc.bEndpointAddress,
2219                          requested, remaining);
2220                 *status = 0;
2221                 break;
2222         case COMP_STOPPED_SHORT_PACKET:
2223                 td->urb->actual_length = remaining;
2224                 goto finish_td;
2225         case COMP_STOPPED_LENGTH_INVALID:
2226                 /* stopped on ep trb with invalid length, exclude it */
2227                 ep_trb_len      = 0;
2228                 remaining       = 0;
2229                 break;
2230         default:
2231                 /* do nothing */
2232                 break;
2233         }
2234
2235         if (ep_trb == td->last_trb)
2236                 td->urb->actual_length = requested - remaining;
2237         else
2238                 td->urb->actual_length =
2239                         sum_trb_lengths(xhci, ep_ring, ep_trb) +
2240                         ep_trb_len - remaining;
2241 finish_td:
2242         if (remaining > requested) {
2243                 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2244                           remaining);
2245                 td->urb->actual_length = 0;
2246         }
2247         return finish_td(xhci, td, event, ep, status);
2248 }
2249
2250 /*
2251  * If this function returns an error condition, it means it got a Transfer
2252  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2253  * At this point, the host controller is probably hosed and should be reset.
2254  */
2255 static int handle_tx_event(struct xhci_hcd *xhci,
2256                 struct xhci_transfer_event *event)
2257 {
2258         struct xhci_virt_device *xdev;
2259         struct xhci_virt_ep *ep;
2260         struct xhci_ring *ep_ring;
2261         unsigned int slot_id;
2262         int ep_index;
2263         struct xhci_td *td = NULL;
2264         dma_addr_t ep_trb_dma;
2265         struct xhci_segment *ep_seg;
2266         union xhci_trb *ep_trb;
2267         int status = -EINPROGRESS;
2268         struct xhci_ep_ctx *ep_ctx;
2269         struct list_head *tmp;
2270         u32 trb_comp_code;
2271         int td_num = 0;
2272         bool handling_skipped_tds = false;
2273
2274         slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2275         ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2276         trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2277         ep_trb_dma = le64_to_cpu(event->buffer);
2278
2279         xdev = xhci->devs[slot_id];
2280         if (!xdev) {
2281                 xhci_err(xhci, "ERROR Transfer event pointed to bad slot %u\n",
2282                          slot_id);
2283                 goto err_out;
2284         }
2285
2286         ep = &xdev->eps[ep_index];
2287         ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2288         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2289
2290         if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2291                 xhci_err(xhci,
2292                          "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2293                           slot_id, ep_index);
2294                 goto err_out;
2295         }
2296
2297         /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2298         if (!ep_ring) {
2299                 switch (trb_comp_code) {
2300                 case COMP_STALL_ERROR:
2301                 case COMP_USB_TRANSACTION_ERROR:
2302                 case COMP_INVALID_STREAM_TYPE_ERROR:
2303                 case COMP_INVALID_STREAM_ID_ERROR:
2304                         xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, 0,
2305                                                      NULL, EP_SOFT_RESET);
2306                         goto cleanup;
2307                 case COMP_RING_UNDERRUN:
2308                 case COMP_RING_OVERRUN:
2309                 case COMP_STOPPED_LENGTH_INVALID:
2310                         goto cleanup;
2311                 default:
2312                         xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2313                                  slot_id, ep_index);
2314                         goto err_out;
2315                 }
2316         }
2317
2318         /* Count current td numbers if ep->skip is set */
2319         if (ep->skip) {
2320                 list_for_each(tmp, &ep_ring->td_list)
2321                         td_num++;
2322         }
2323
2324         /* Look for common error cases */
2325         switch (trb_comp_code) {
2326         /* Skip codes that require special handling depending on
2327          * transfer type
2328          */
2329         case COMP_SUCCESS:
2330                 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2331                         break;
2332                 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2333                     ep_ring->last_td_was_short)
2334                         trb_comp_code = COMP_SHORT_PACKET;
2335                 else
2336                         xhci_warn_ratelimited(xhci,
2337                                               "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2338                                               slot_id, ep_index);
2339         case COMP_SHORT_PACKET:
2340                 break;
2341         /* Completion codes for endpoint stopped state */
2342         case COMP_STOPPED:
2343                 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2344                          slot_id, ep_index);
2345                 break;
2346         case COMP_STOPPED_LENGTH_INVALID:
2347                 xhci_dbg(xhci,
2348                          "Stopped on No-op or Link TRB for slot %u ep %u\n",
2349                          slot_id, ep_index);
2350                 break;
2351         case COMP_STOPPED_SHORT_PACKET:
2352                 xhci_dbg(xhci,
2353                          "Stopped with short packet transfer detected for slot %u ep %u\n",
2354                          slot_id, ep_index);
2355                 break;
2356         /* Completion codes for endpoint halted state */
2357         case COMP_STALL_ERROR:
2358                 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2359                          ep_index);
2360                 ep->ep_state |= EP_HALTED;
2361                 status = -EPIPE;
2362                 break;
2363         case COMP_SPLIT_TRANSACTION_ERROR:
2364         case COMP_USB_TRANSACTION_ERROR:
2365                 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2366                          slot_id, ep_index);
2367                 status = -EPROTO;
2368                 break;
2369         case COMP_BABBLE_DETECTED_ERROR:
2370                 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2371                          slot_id, ep_index);
2372                 status = -EOVERFLOW;
2373                 break;
2374         /* Completion codes for endpoint error state */
2375         case COMP_TRB_ERROR:
2376                 xhci_warn(xhci,
2377                           "WARN: TRB error for slot %u ep %u on endpoint\n",
2378                           slot_id, ep_index);
2379                 status = -EILSEQ;
2380                 break;
2381         /* completion codes not indicating endpoint state change */
2382         case COMP_DATA_BUFFER_ERROR:
2383                 xhci_warn(xhci,
2384                           "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2385                           slot_id, ep_index);
2386                 status = -ENOSR;
2387                 break;
2388         case COMP_BANDWIDTH_OVERRUN_ERROR:
2389                 xhci_warn(xhci,
2390                           "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2391                           slot_id, ep_index);
2392                 break;
2393         case COMP_ISOCH_BUFFER_OVERRUN:
2394                 xhci_warn(xhci,
2395                           "WARN: buffer overrun event for slot %u ep %u on endpoint",
2396                           slot_id, ep_index);
2397                 break;
2398         case COMP_RING_UNDERRUN:
2399                 /*
2400                  * When the Isoch ring is empty, the xHC will generate
2401                  * a Ring Overrun Event for IN Isoch endpoint or Ring
2402                  * Underrun Event for OUT Isoch endpoint.
2403                  */
2404                 xhci_dbg(xhci, "underrun event on endpoint\n");
2405                 if (!list_empty(&ep_ring->td_list))
2406                         xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2407                                         "still with TDs queued?\n",
2408                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2409                                  ep_index);
2410                 goto cleanup;
2411         case COMP_RING_OVERRUN:
2412                 xhci_dbg(xhci, "overrun event on endpoint\n");
2413                 if (!list_empty(&ep_ring->td_list))
2414                         xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2415                                         "still with TDs queued?\n",
2416                                  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2417                                  ep_index);
2418                 goto cleanup;
2419         case COMP_MISSED_SERVICE_ERROR:
2420                 /*
2421                  * When encounter missed service error, one or more isoc tds
2422                  * may be missed by xHC.
2423                  * Set skip flag of the ep_ring; Complete the missed tds as
2424                  * short transfer when process the ep_ring next time.
2425                  */
2426                 ep->skip = true;
2427                 xhci_dbg(xhci,
2428                          "Miss service interval error for slot %u ep %u, set skip flag\n",
2429                          slot_id, ep_index);
2430                 goto cleanup;
2431         case COMP_NO_PING_RESPONSE_ERROR:
2432                 ep->skip = true;
2433                 xhci_dbg(xhci,
2434                          "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2435                          slot_id, ep_index);
2436                 goto cleanup;
2437
2438         case COMP_INCOMPATIBLE_DEVICE_ERROR:
2439                 /* needs disable slot command to recover */
2440                 xhci_warn(xhci,
2441                           "WARN: detect an incompatible device for slot %u ep %u",
2442                           slot_id, ep_index);
2443                 status = -EPROTO;
2444                 break;
2445         default:
2446                 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2447                         status = 0;
2448                         break;
2449                 }
2450                 xhci_warn(xhci,
2451                           "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2452                           trb_comp_code, slot_id, ep_index);
2453                 goto cleanup;
2454         }
2455
2456         do {
2457                 /* This TRB should be in the TD at the head of this ring's
2458                  * TD list.
2459                  */
2460                 if (list_empty(&ep_ring->td_list)) {
2461                         /*
2462                          * Don't print wanings if it's due to a stopped endpoint
2463                          * generating an extra completion event if the device
2464                          * was suspended. Or, a event for the last TRB of a
2465                          * short TD we already got a short event for.
2466                          * The short TD is already removed from the TD list.
2467                          */
2468
2469                         if (!(trb_comp_code == COMP_STOPPED ||
2470                               trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2471                               ep_ring->last_td_was_short)) {
2472                                 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2473                                                 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2474                                                 ep_index);
2475                         }
2476                         if (ep->skip) {
2477                                 ep->skip = false;
2478                                 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2479                                          slot_id, ep_index);
2480                         }
2481                         goto cleanup;
2482                 }
2483
2484                 /* We've skipped all the TDs on the ep ring when ep->skip set */
2485                 if (ep->skip && td_num == 0) {
2486                         ep->skip = false;
2487                         xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2488                                  slot_id, ep_index);
2489                         goto cleanup;
2490                 }
2491
2492                 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2493                                       td_list);
2494                 if (ep->skip)
2495                         td_num--;
2496
2497                 /* Is this a TRB in the currently executing TD? */
2498                 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2499                                 td->last_trb, ep_trb_dma, false);
2500
2501                 /*
2502                  * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2503                  * is not in the current TD pointed by ep_ring->dequeue because
2504                  * that the hardware dequeue pointer still at the previous TRB
2505                  * of the current TD. The previous TRB maybe a Link TD or the
2506                  * last TRB of the previous TD. The command completion handle
2507                  * will take care the rest.
2508                  */
2509                 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2510                            trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2511                         goto cleanup;
2512                 }
2513
2514                 if (!ep_seg) {
2515                         if (!ep->skip ||
2516                             !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2517                                 /* Some host controllers give a spurious
2518                                  * successful event after a short transfer.
2519                                  * Ignore it.
2520                                  */
2521                                 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2522                                                 ep_ring->last_td_was_short) {
2523                                         ep_ring->last_td_was_short = false;
2524                                         goto cleanup;
2525                                 }
2526                                 /* HC is busted, give up! */
2527                                 xhci_err(xhci,
2528                                         "ERROR Transfer event TRB DMA ptr not "
2529                                         "part of current TD ep_index %d "
2530                                         "comp_code %u\n", ep_index,
2531                                         trb_comp_code);
2532                                 trb_in_td(xhci, ep_ring->deq_seg,
2533                                           ep_ring->dequeue, td->last_trb,
2534                                           ep_trb_dma, true);
2535                                 return -ESHUTDOWN;
2536                         }
2537
2538                         skip_isoc_td(xhci, td, event, ep, &status);
2539                         goto cleanup;
2540                 }
2541                 if (trb_comp_code == COMP_SHORT_PACKET)
2542                         ep_ring->last_td_was_short = true;
2543                 else
2544                         ep_ring->last_td_was_short = false;
2545
2546                 if (ep->skip) {
2547                         xhci_dbg(xhci,
2548                                  "Found td. Clear skip flag for slot %u ep %u.\n",
2549                                  slot_id, ep_index);
2550                         ep->skip = false;
2551                 }
2552
2553                 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2554                                                 sizeof(*ep_trb)];
2555
2556                 trace_xhci_handle_transfer(ep_ring,
2557                                 (struct xhci_generic_trb *) ep_trb);
2558
2559                 /*
2560                  * No-op TRB could trigger interrupts in a case where
2561                  * a URB was killed and a STALL_ERROR happens right
2562                  * after the endpoint ring stopped. Reset the halted
2563                  * endpoint. Otherwise, the endpoint remains stalled
2564                  * indefinitely.
2565                  */
2566                 if (trb_is_noop(ep_trb)) {
2567                         if (trb_comp_code == COMP_STALL_ERROR ||
2568                             xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2569                                                               trb_comp_code))
2570                                 xhci_cleanup_halted_endpoint(xhci, slot_id,
2571                                                              ep_index,
2572                                                              ep_ring->stream_id,
2573                                                              td, EP_HARD_RESET);
2574                         goto cleanup;
2575                 }
2576
2577                 /* update the urb's actual_length and give back to the core */
2578                 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2579                         process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
2580                 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2581                         process_isoc_td(xhci, td, ep_trb, event, ep, &status);
2582                 else
2583                         process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2584                                              &status);
2585 cleanup:
2586                 handling_skipped_tds = ep->skip &&
2587                         trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2588                         trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2589
2590                 /*
2591                  * Do not update event ring dequeue pointer if we're in a loop
2592                  * processing missed tds.
2593                  */
2594                 if (!handling_skipped_tds)
2595                         inc_deq(xhci, xhci->event_ring);
2596
2597         /*
2598          * If ep->skip is set, it means there are missed tds on the
2599          * endpoint ring need to take care of.
2600          * Process them as short transfer until reach the td pointed by
2601          * the event.
2602          */
2603         } while (handling_skipped_tds);
2604
2605         return 0;
2606
2607 err_out:
2608         xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2609                  (unsigned long long) xhci_trb_virt_to_dma(
2610                          xhci->event_ring->deq_seg,
2611                          xhci->event_ring->dequeue),
2612                  lower_32_bits(le64_to_cpu(event->buffer)),
2613                  upper_32_bits(le64_to_cpu(event->buffer)),
2614                  le32_to_cpu(event->transfer_len),
2615                  le32_to_cpu(event->flags));
2616         return -ENODEV;
2617 }
2618
2619 /*
2620  * This function handles all OS-owned events on the event ring.  It may drop
2621  * xhci->lock between event processing (e.g. to pass up port status changes).
2622  * Returns >0 for "possibly more events to process" (caller should call again),
2623  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2624  */
2625 static int xhci_handle_event(struct xhci_hcd *xhci)
2626 {
2627         union xhci_trb *event;
2628         int update_ptrs = 1;
2629         int ret;
2630
2631         /* Event ring hasn't been allocated yet. */
2632         if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2633                 xhci_err(xhci, "ERROR event ring not ready\n");
2634                 return -ENOMEM;
2635         }
2636
2637         event = xhci->event_ring->dequeue;
2638         /* Does the HC or OS own the TRB? */
2639         if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2640             xhci->event_ring->cycle_state)
2641                 return 0;
2642
2643         trace_xhci_handle_event(xhci->event_ring, &event->generic);
2644
2645         /*
2646          * Barrier between reading the TRB_CYCLE (valid) flag above and any
2647          * speculative reads of the event's flags/data below.
2648          */
2649         rmb();
2650         /* FIXME: Handle more event types. */
2651         switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
2652         case TRB_TYPE(TRB_COMPLETION):
2653                 handle_cmd_completion(xhci, &event->event_cmd);
2654                 break;
2655         case TRB_TYPE(TRB_PORT_STATUS):
2656                 handle_port_status(xhci, event);
2657                 update_ptrs = 0;
2658                 break;
2659         case TRB_TYPE(TRB_TRANSFER):
2660                 ret = handle_tx_event(xhci, &event->trans_event);
2661                 if (ret >= 0)
2662                         update_ptrs = 0;
2663                 break;
2664         case TRB_TYPE(TRB_DEV_NOTE):
2665                 handle_device_notification(xhci, event);
2666                 break;
2667         default:
2668                 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2669                     TRB_TYPE(48))
2670                         handle_vendor_event(xhci, event);
2671                 else
2672                         xhci_warn(xhci, "ERROR unknown event type %d\n",
2673                                   TRB_FIELD_TO_TYPE(
2674                                   le32_to_cpu(event->event_cmd.flags)));
2675         }
2676         /* Any of the above functions may drop and re-acquire the lock, so check
2677          * to make sure a watchdog timer didn't mark the host as non-responsive.
2678          */
2679         if (xhci->xhc_state & XHCI_STATE_DYING) {
2680                 xhci_dbg(xhci, "xHCI host dying, returning from "
2681                                 "event handler.\n");
2682                 return 0;
2683         }
2684
2685         if (update_ptrs)
2686                 /* Update SW event ring dequeue pointer */
2687                 inc_deq(xhci, xhci->event_ring);
2688
2689         /* Are there more items on the event ring?  Caller will call us again to
2690          * check.
2691          */
2692         return 1;
2693 }
2694
2695 /*
2696  * Update Event Ring Dequeue Pointer:
2697  * - When all events have finished
2698  * - To avoid "Event Ring Full Error" condition
2699  */
2700 static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
2701                 union xhci_trb *event_ring_deq)
2702 {
2703         u64 temp_64;
2704         dma_addr_t deq;
2705
2706         temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2707         /* If necessary, update the HW's version of the event ring deq ptr. */
2708         if (event_ring_deq != xhci->event_ring->dequeue) {
2709                 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2710                                 xhci->event_ring->dequeue);
2711                 if (deq == 0)
2712                         xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
2713                 /*
2714                  * Per 4.9.4, Software writes to the ERDP register shall
2715                  * always advance the Event Ring Dequeue Pointer value.
2716                  */
2717                 if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
2718                                 ((u64) deq & (u64) ~ERST_PTR_MASK))
2719                         return;
2720
2721                 /* Update HC event ring dequeue pointer */
2722                 temp_64 &= ERST_PTR_MASK;
2723                 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2724         }
2725
2726         /* Clear the event handler busy flag (RW1C) */
2727         temp_64 |= ERST_EHB;
2728         xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2729 }
2730
2731 /*
2732  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2733  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2734  * indicators of an event TRB error, but we check the status *first* to be safe.
2735  */
2736 irqreturn_t xhci_irq(struct usb_hcd *hcd)
2737 {
2738         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2739         union xhci_trb *event_ring_deq;
2740         irqreturn_t ret = IRQ_NONE;
2741         unsigned long flags;
2742         u64 temp_64;
2743         u32 status;
2744         int event_loop = 0;
2745
2746         spin_lock_irqsave(&xhci->lock, flags);
2747         /* Check if the xHC generated the interrupt, or the irq is shared */
2748         status = readl(&xhci->op_regs->status);
2749         if (status == ~(u32)0) {
2750                 xhci_hc_died(xhci);
2751                 ret = IRQ_HANDLED;
2752                 goto out;
2753         }
2754
2755         if (!(status & STS_EINT))
2756                 goto out;
2757
2758         if (status & STS_FATAL) {
2759                 xhci_warn(xhci, "WARNING: Host System Error\n");
2760                 xhci_halt(xhci);
2761                 ret = IRQ_HANDLED;
2762                 goto out;
2763         }
2764
2765         /*
2766          * Clear the op reg interrupt status first,
2767          * so we can receive interrupts from other MSI-X interrupters.
2768          * Write 1 to clear the interrupt status.
2769          */
2770         status |= STS_EINT;
2771         writel(status, &xhci->op_regs->status);
2772
2773         if (!hcd->msi_enabled) {
2774                 u32 irq_pending;
2775                 irq_pending = readl(&xhci->ir_set->irq_pending);
2776                 irq_pending |= IMAN_IP;
2777                 writel(irq_pending, &xhci->ir_set->irq_pending);
2778         }
2779
2780         if (xhci->xhc_state & XHCI_STATE_DYING ||
2781             xhci->xhc_state & XHCI_STATE_HALTED) {
2782                 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2783                                 "Shouldn't IRQs be disabled?\n");
2784                 /* Clear the event handler busy flag (RW1C);
2785                  * the event ring should be empty.
2786                  */
2787                 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2788                 xhci_write_64(xhci, temp_64 | ERST_EHB,
2789                                 &xhci->ir_set->erst_dequeue);
2790                 ret = IRQ_HANDLED;
2791                 goto out;
2792         }
2793
2794         event_ring_deq = xhci->event_ring->dequeue;
2795         /* FIXME this should be a delayed service routine
2796          * that clears the EHB.
2797          */
2798         while (xhci_handle_event(xhci) > 0) {
2799                 if (event_loop++ < TRBS_PER_SEGMENT / 2)
2800                         continue;
2801                 xhci_update_erst_dequeue(xhci, event_ring_deq);
2802                 event_loop = 0;
2803         }
2804
2805         xhci_update_erst_dequeue(xhci, event_ring_deq);
2806         ret = IRQ_HANDLED;
2807
2808 out:
2809         spin_unlock_irqrestore(&xhci->lock, flags);
2810
2811         return ret;
2812 }
2813
2814 irqreturn_t xhci_msi_irq(int irq, void *hcd)
2815 {
2816         return xhci_irq(hcd);
2817 }
2818
2819 /****           Endpoint Ring Operations        ****/
2820
2821 /*
2822  * Generic function for queueing a TRB on a ring.
2823  * The caller must have checked to make sure there's room on the ring.
2824  *
2825  * @more_trbs_coming:   Will you enqueue more TRBs before calling
2826  *                      prepare_transfer()?
2827  */
2828 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2829                 bool more_trbs_coming,
2830                 u32 field1, u32 field2, u32 field3, u32 field4)
2831 {
2832         struct xhci_generic_trb *trb;
2833
2834         trb = &ring->enqueue->generic;
2835         trb->field[0] = cpu_to_le32(field1);
2836         trb->field[1] = cpu_to_le32(field2);
2837         trb->field[2] = cpu_to_le32(field3);
2838         trb->field[3] = cpu_to_le32(field4);
2839
2840         trace_xhci_queue_trb(ring, trb);
2841
2842         inc_enq(xhci, ring, more_trbs_coming);
2843 }
2844
2845 /*
2846  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2847  * FIXME allocate segments if the ring is full.
2848  */
2849 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2850                 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2851 {
2852         unsigned int num_trbs_needed;
2853
2854         /* Make sure the endpoint has been added to xHC schedule */
2855         switch (ep_state) {
2856         case EP_STATE_DISABLED:
2857                 /*
2858                  * USB core changed config/interfaces without notifying us,
2859                  * or hardware is reporting the wrong state.
2860                  */
2861                 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2862                 return -ENOENT;
2863         case EP_STATE_ERROR:
2864                 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2865                 /* FIXME event handling code for error needs to clear it */
2866                 /* XXX not sure if this should be -ENOENT or not */
2867                 return -EINVAL;
2868         case EP_STATE_HALTED:
2869                 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2870         case EP_STATE_STOPPED:
2871         case EP_STATE_RUNNING:
2872                 break;
2873         default:
2874                 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2875                 /*
2876                  * FIXME issue Configure Endpoint command to try to get the HC
2877                  * back into a known state.
2878                  */
2879                 return -EINVAL;
2880         }
2881
2882         while (1) {
2883                 if (room_on_ring(xhci, ep_ring, num_trbs))
2884                         break;
2885
2886                 if (ep_ring == xhci->cmd_ring) {
2887                         xhci_err(xhci, "Do not support expand command ring\n");
2888                         return -ENOMEM;
2889                 }
2890
2891                 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2892                                 "ERROR no room on ep ring, try ring expansion");
2893                 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2894                 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2895                                         mem_flags)) {
2896                         xhci_err(xhci, "Ring expansion failed\n");
2897                         return -ENOMEM;
2898                 }
2899         }
2900
2901         while (trb_is_link(ep_ring->enqueue)) {
2902                 /* If we're not dealing with 0.95 hardware or isoc rings
2903                  * on AMD 0.96 host, clear the chain bit.
2904                  */
2905                 if (!xhci_link_trb_quirk(xhci) &&
2906                     !(ep_ring->type == TYPE_ISOC &&
2907                       (xhci->quirks & XHCI_AMD_0x96_HOST)))
2908                         ep_ring->enqueue->link.control &=
2909                                 cpu_to_le32(~TRB_CHAIN);
2910                 else
2911                         ep_ring->enqueue->link.control |=
2912                                 cpu_to_le32(TRB_CHAIN);
2913
2914                 wmb();
2915                 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
2916
2917                 /* Toggle the cycle bit after the last ring segment. */
2918                 if (link_trb_toggles_cycle(ep_ring->enqueue))
2919                         ep_ring->cycle_state ^= 1;
2920
2921                 ep_ring->enq_seg = ep_ring->enq_seg->next;
2922                 ep_ring->enqueue = ep_ring->enq_seg->trbs;
2923         }
2924         return 0;
2925 }
2926
2927 static int prepare_transfer(struct xhci_hcd *xhci,
2928                 struct xhci_virt_device *xdev,
2929                 unsigned int ep_index,
2930                 unsigned int stream_id,
2931                 unsigned int num_trbs,
2932                 struct urb *urb,
2933                 unsigned int td_index,
2934                 gfp_t mem_flags)
2935 {
2936         int ret;
2937         struct urb_priv *urb_priv;
2938         struct xhci_td  *td;
2939         struct xhci_ring *ep_ring;
2940         struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2941
2942         ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2943         if (!ep_ring) {
2944                 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2945                                 stream_id);
2946                 return -EINVAL;
2947         }
2948
2949         ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
2950                            num_trbs, mem_flags);
2951         if (ret)
2952                 return ret;
2953
2954         urb_priv = urb->hcpriv;
2955         td = &urb_priv->td[td_index];
2956
2957         INIT_LIST_HEAD(&td->td_list);
2958         INIT_LIST_HEAD(&td->cancelled_td_list);
2959
2960         if (td_index == 0) {
2961                 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2962                 if (unlikely(ret))
2963                         return ret;
2964         }
2965
2966         td->urb = urb;
2967         /* Add this TD to the tail of the endpoint ring's TD list */
2968         list_add_tail(&td->td_list, &ep_ring->td_list);
2969         td->start_seg = ep_ring->enq_seg;
2970         td->first_trb = ep_ring->enqueue;
2971
2972         return 0;
2973 }
2974
2975 unsigned int count_trbs(u64 addr, u64 len)
2976 {
2977         unsigned int num_trbs;
2978
2979         num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2980                         TRB_MAX_BUFF_SIZE);
2981         if (num_trbs == 0)
2982                 num_trbs++;
2983
2984         return num_trbs;
2985 }
2986
2987 static inline unsigned int count_trbs_needed(struct urb *urb)
2988 {
2989         return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2990 }
2991
2992 static unsigned int count_sg_trbs_needed(struct urb *urb)
2993 {
2994         struct scatterlist *sg;
2995         unsigned int i, len, full_len, num_trbs = 0;
2996
2997         full_len = urb->transfer_buffer_length;
2998
2999         for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3000                 len = sg_dma_len(sg);
3001                 num_trbs += count_trbs(sg_dma_address(sg), len);
3002                 len = min_t(unsigned int, len, full_len);
3003                 full_len -= len;
3004                 if (full_len == 0)
3005                         break;
3006         }
3007
3008         return num_trbs;
3009 }
3010
3011 static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3012 {
3013         u64 addr, len;
3014
3015         addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3016         len = urb->iso_frame_desc[i].length;
3017
3018         return count_trbs(addr, len);
3019 }
3020
3021 static void check_trb_math(struct urb *urb, int running_total)
3022 {
3023         if (unlikely(running_total != urb->transfer_buffer_length))
3024                 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3025                                 "queued %#x (%d), asked for %#x (%d)\n",
3026                                 __func__,
3027                                 urb->ep->desc.bEndpointAddress,
3028                                 running_total, running_total,
3029                                 urb->transfer_buffer_length,
3030                                 urb->transfer_buffer_length);
3031 }
3032
3033 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3034                 unsigned int ep_index, unsigned int stream_id, int start_cycle,
3035                 struct xhci_generic_trb *start_trb)
3036 {
3037         /*
3038          * Pass all the TRBs to the hardware at once and make sure this write
3039          * isn't reordered.
3040          */
3041         wmb();
3042         if (start_cycle)
3043                 start_trb->field[3] |= cpu_to_le32(start_cycle);
3044         else
3045                 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3046         xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3047 }
3048
3049 static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3050                                                 struct xhci_ep_ctx *ep_ctx)
3051 {
3052         int xhci_interval;
3053         int ep_interval;
3054
3055         xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3056         ep_interval = urb->interval;
3057
3058         /* Convert to microframes */
3059         if (urb->dev->speed == USB_SPEED_LOW ||
3060                         urb->dev->speed == USB_SPEED_FULL)
3061                 ep_interval *= 8;
3062
3063         /* FIXME change this to a warning and a suggestion to use the new API
3064          * to set the polling interval (once the API is added).
3065          */
3066         if (xhci_interval != ep_interval) {
3067                 dev_dbg_ratelimited(&urb->dev->dev,
3068                                 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3069                                 ep_interval, ep_interval == 1 ? "" : "s",
3070                                 xhci_interval, xhci_interval == 1 ? "" : "s");
3071                 urb->interval = xhci_interval;
3072                 /* Convert back to frames for LS/FS devices */
3073                 if (urb->dev->speed == USB_SPEED_LOW ||
3074                                 urb->dev->speed == USB_SPEED_FULL)
3075                         urb->interval /= 8;
3076         }
3077 }
3078
3079 /*
3080  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
3081  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
3082  * (comprised of sg list entries) can take several service intervals to
3083  * transmit.
3084  */
3085 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3086                 struct urb *urb, int slot_id, unsigned int ep_index)
3087 {
3088         struct xhci_ep_ctx *ep_ctx;
3089
3090         ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3091         check_interval(xhci, urb, ep_ctx);
3092
3093         return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3094 }
3095
3096 /*
3097  * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3098  * packets remaining in the TD (*not* including this TRB).
3099  *
3100  * Total TD packet count = total_packet_count =
3101  *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3102  *
3103  * Packets transferred up to and including this TRB = packets_transferred =
3104  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3105  *
3106  * TD size = total_packet_count - packets_transferred
3107  *
3108  * For xHCI 0.96 and older, TD size field should be the remaining bytes
3109  * including this TRB, right shifted by 10
3110  *
3111  * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3112  * This is taken care of in the TRB_TD_SIZE() macro
3113  *
3114  * The last TRB in a TD must have the TD size set to zero.
3115  */
3116 static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3117                               int trb_buff_len, unsigned int td_total_len,
3118                               struct urb *urb, bool more_trbs_coming)
3119 {
3120         u32 maxp, total_packet_count;
3121
3122         /* MTK xHCI 0.96 contains some features from 1.0 */
3123         if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3124                 return ((td_total_len - transferred) >> 10);
3125
3126         /* One TRB with a zero-length data packet. */
3127         if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3128             trb_buff_len == td_total_len)
3129                 return 0;
3130
3131         /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3132         if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3133                 trb_buff_len = 0;
3134
3135         maxp = usb_endpoint_maxp(&urb->ep->desc);
3136         total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3137
3138         /* Queueing functions don't count the current TRB into transferred */
3139         return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3140 }
3141
3142
3143 static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3144                          u32 *trb_buff_len, struct xhci_segment *seg)
3145 {
3146         struct device *dev = xhci_to_hcd(xhci)->self.controller;
3147         unsigned int unalign;
3148         unsigned int max_pkt;
3149         u32 new_buff_len;
3150         size_t len;
3151
3152         max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3153         unalign = (enqd_len + *trb_buff_len) % max_pkt;
3154
3155         /* we got lucky, last normal TRB data on segment is packet aligned */
3156         if (unalign == 0)
3157                 return 0;
3158
3159         xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3160                  unalign, *trb_buff_len);
3161
3162         /* is the last nornal TRB alignable by splitting it */
3163         if (*trb_buff_len > unalign) {
3164                 *trb_buff_len -= unalign;
3165                 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3166                 return 0;
3167         }
3168
3169         /*
3170          * We want enqd_len + trb_buff_len to sum up to a number aligned to
3171          * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3172          * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3173          */
3174         new_buff_len = max_pkt - (enqd_len % max_pkt);
3175
3176         if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3177                 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3178
3179         /* create a max max_pkt sized bounce buffer pointed to by last trb */
3180         if (usb_urb_dir_out(urb)) {
3181                 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3182                                    seg->bounce_buf, new_buff_len, enqd_len);
3183                 if (len != new_buff_len)
3184                         xhci_warn(xhci,
3185                                 "WARN Wrong bounce buffer write length: %zu != %d\n",
3186                                 len, new_buff_len);
3187                 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3188                                                  max_pkt, DMA_TO_DEVICE);
3189         } else {
3190                 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3191                                                  max_pkt, DMA_FROM_DEVICE);
3192         }
3193
3194         if (dma_mapping_error(dev, seg->bounce_dma)) {
3195                 /* try without aligning. Some host controllers survive */
3196                 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3197                 return 0;
3198         }
3199         *trb_buff_len = new_buff_len;
3200         seg->bounce_len = new_buff_len;
3201         seg->bounce_offs = enqd_len;
3202
3203         xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3204
3205         return 1;
3206 }
3207
3208 /* This is very similar to what ehci-q.c qtd_fill() does */
3209 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3210                 struct urb *urb, int slot_id, unsigned int ep_index)
3211 {
3212         struct xhci_ring *ring;
3213         struct urb_priv *urb_priv;
3214         struct xhci_td *td;
3215         struct xhci_generic_trb *start_trb;
3216         struct scatterlist *sg = NULL;
3217         bool more_trbs_coming = true;
3218         bool need_zero_pkt = false;
3219         bool first_trb = true;
3220         unsigned int num_trbs;
3221         unsigned int start_cycle, num_sgs = 0;
3222         unsigned int enqd_len, block_len, trb_buff_len, full_len;
3223         int sent_len, ret;
3224         u32 field, length_field, remainder;
3225         u64 addr, send_addr;
3226
3227         ring = xhci_urb_to_transfer_ring(xhci, urb);
3228         if (!ring)
3229                 return -EINVAL;
3230
3231         full_len = urb->transfer_buffer_length;
3232         /* If we have scatter/gather list, we use it. */
3233         if (urb->num_sgs) {
3234                 num_sgs = urb->num_mapped_sgs;
3235                 sg = urb->sg;
3236                 addr = (u64) sg_dma_address(sg);
3237                 block_len = sg_dma_len(sg);
3238                 num_trbs = count_sg_trbs_needed(urb);
3239         } else {
3240                 num_trbs = count_trbs_needed(urb);
3241                 addr = (u64) urb->transfer_dma;
3242                 block_len = full_len;
3243         }
3244         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3245                         ep_index, urb->stream_id,
3246                         num_trbs, urb, 0, mem_flags);
3247         if (unlikely(ret < 0))
3248                 return ret;
3249
3250         urb_priv = urb->hcpriv;
3251
3252         /* Deal with URB_ZERO_PACKET - need one more td/trb */
3253         if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3254                 need_zero_pkt = true;
3255
3256         td = &urb_priv->td[0];
3257
3258         /*
3259          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3260          * until we've finished creating all the other TRBs.  The ring's cycle
3261          * state may change as we enqueue the other TRBs, so save it too.
3262          */
3263         start_trb = &ring->enqueue->generic;
3264         start_cycle = ring->cycle_state;
3265         send_addr = addr;
3266
3267         /* Queue the TRBs, even if they are zero-length */
3268         for (enqd_len = 0; first_trb || enqd_len < full_len;
3269                         enqd_len += trb_buff_len) {
3270                 field = TRB_TYPE(TRB_NORMAL);
3271
3272                 /* TRB buffer should not cross 64KB boundaries */
3273                 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3274                 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3275
3276                 if (enqd_len + trb_buff_len > full_len)
3277                         trb_buff_len = full_len - enqd_len;
3278
3279                 /* Don't change the cycle bit of the first TRB until later */
3280                 if (first_trb) {
3281                         first_trb = false;
3282                         if (start_cycle == 0)
3283                                 field |= TRB_CYCLE;
3284                 } else
3285                         field |= ring->cycle_state;
3286
3287                 /* Chain all the TRBs together; clear the chain bit in the last
3288                  * TRB to indicate it's the last TRB in the chain.
3289                  */
3290                 if (enqd_len + trb_buff_len < full_len) {
3291                         field |= TRB_CHAIN;
3292                         if (trb_is_link(ring->enqueue + 1)) {
3293                                 if (xhci_align_td(xhci, urb, enqd_len,
3294                                                   &trb_buff_len,
3295                                                   ring->enq_seg)) {
3296                                         send_addr = ring->enq_seg->bounce_dma;
3297                                         /* assuming TD won't span 2 segs */
3298                                         td->bounce_seg = ring->enq_seg;
3299                                 }
3300                         }
3301                 }
3302                 if (enqd_len + trb_buff_len >= full_len) {
3303                         field &= ~TRB_CHAIN;
3304                         field |= TRB_IOC;
3305                         more_trbs_coming = false;
3306                         td->last_trb = ring->enqueue;
3307                 }
3308
3309                 /* Only set interrupt on short packet for IN endpoints */
3310                 if (usb_urb_dir_in(urb))
3311                         field |= TRB_ISP;
3312
3313                 /* Set the TRB length, TD size, and interrupter fields. */
3314                 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3315                                               full_len, urb, more_trbs_coming);
3316
3317                 length_field = TRB_LEN(trb_buff_len) |
3318                         TRB_TD_SIZE(remainder) |
3319                         TRB_INTR_TARGET(0);
3320
3321                 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3322                                 lower_32_bits(send_addr),
3323                                 upper_32_bits(send_addr),
3324                                 length_field,
3325                                 field);
3326
3327                 addr += trb_buff_len;
3328                 sent_len = trb_buff_len;
3329
3330                 while (sg && sent_len >= block_len) {
3331                         /* New sg entry */
3332                         --num_sgs;
3333                         sent_len -= block_len;
3334                         if (num_sgs != 0) {
3335                                 sg = sg_next(sg);
3336                                 block_len = sg_dma_len(sg);
3337                                 addr = (u64) sg_dma_address(sg);
3338                                 addr += sent_len;
3339                         }
3340                 }
3341                 block_len -= sent_len;
3342                 send_addr = addr;
3343         }
3344
3345         if (need_zero_pkt) {
3346                 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3347                                        ep_index, urb->stream_id,
3348                                        1, urb, 1, mem_flags);
3349                 urb_priv->td[1].last_trb = ring->enqueue;
3350                 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3351                 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3352         }
3353
3354         check_trb_math(urb, enqd_len);
3355         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3356                         start_cycle, start_trb);
3357         return 0;
3358 }
3359
3360 /* Caller must have locked xhci->lock */
3361 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3362                 struct urb *urb, int slot_id, unsigned int ep_index)
3363 {
3364         struct xhci_ring *ep_ring;
3365         int num_trbs;
3366         int ret;
3367         struct usb_ctrlrequest *setup;
3368         struct xhci_generic_trb *start_trb;
3369         int start_cycle;
3370         u32 field;
3371         struct urb_priv *urb_priv;
3372         struct xhci_td *td;
3373
3374         ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3375         if (!ep_ring)
3376                 return -EINVAL;
3377
3378         /*
3379          * Need to copy setup packet into setup TRB, so we can't use the setup
3380          * DMA address.
3381          */
3382         if (!urb->setup_packet)
3383                 return -EINVAL;
3384
3385         /* 1 TRB for setup, 1 for status */
3386         num_trbs = 2;
3387         /*
3388          * Don't need to check if we need additional event data and normal TRBs,
3389          * since data in control transfers will never get bigger than 16MB
3390          * XXX: can we get a buffer that crosses 64KB boundaries?
3391          */
3392         if (urb->transfer_buffer_length > 0)
3393                 num_trbs++;
3394         ret = prepare_transfer(xhci, xhci->devs[slot_id],
3395                         ep_index, urb->stream_id,
3396                         num_trbs, urb, 0, mem_flags);
3397         if (ret < 0)
3398                 return ret;
3399
3400         urb_priv = urb->hcpriv;
3401         td = &urb_priv->td[0];
3402
3403         /*
3404          * Don't give the first TRB to the hardware (by toggling the cycle bit)
3405          * until we've finished creating all the other TRBs.  The ring's cycle
3406          * state may change as we enqueue the other TRBs, so save it too.
3407          */
3408         start_trb = &ep_ring->enqueue->generic;
3409         start_cycle = ep_ring->cycle_state;
3410
3411         /* Queue setup TRB - see section 6.4.1.2.1 */
3412         /* FIXME better way to translate setup_packet into two u32 fields? */
3413         setup = (struct usb_ctrlrequest *) urb->setup_packet;
3414         field = 0;
3415         field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3416         if (start_cycle == 0)
3417                 field |= 0x1;
3418
3419         /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3420         if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3421                 if (urb->transfer_buffer_length > 0) {
3422                         if (setup->bRequestType & USB_DIR_IN)
3423                                 field |= TRB_TX_TYPE(TRB_DATA_IN);
3424                         else
3425                                 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3426                 }
3427         }
3428
3429         queue_trb(xhci, ep_ring, true,
3430                   setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3431                   le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3432                   TRB_LEN(8) | TRB_INTR_TARGET(0),
3433                   /* Immediate data in pointer */
3434                   field);
3435
3436         /* If there's data, queue data TRBs */
3437         /* Only set interrupt on short packet for IN endpoints */
3438         if (usb_urb_dir_in(urb))
3439                 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3440         else
3441                 field = TRB_TYPE(TRB_DATA);
3442
3443         if (urb->transfer_buffer_length > 0) {
3444                 u32 length_field, remainder;
3445
3446                 remainder = xhci_td_remainder(xhci, 0,
3447                                 urb->transfer_buffer_length,
3448                                 urb->transfer_buffer_length,
3449                                 urb, 1);
3450                 length_field = TRB_LEN(urb->transfer_buffer_length) |
3451                                 TRB_TD_SIZE(remainder) |
3452                                 TRB_INTR_TARGET(0);
3453                 if (setup->bRequestType & USB_DIR_IN)
3454                         field |= TRB_DIR_IN;
3455                 queue_trb(xhci, ep_ring, true,
3456                                 lower_32_bits(urb->transfer_dma),
3457                                 upper_32_bits(urb->transfer_dma),
3458                                 length_field,
3459                                 field | ep_ring->cycle_state);
3460         }
3461
3462         /* Save the DMA address of the last TRB in the TD */
3463         td->last_trb = ep_ring->enqueue;
3464
3465         /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3466         /* If the device sent data, the status stage is an OUT transfer */
3467         if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3468                 field = 0;
3469         else
3470                 field = TRB_DIR_IN;
3471         queue_trb(xhci, ep_ring, false,
3472                         0,
3473                         0,
3474                         TRB_INTR_TARGET(0),
3475                         /* Event on completion */
3476                         field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3477
3478         giveback_first_trb(xhci, slot_id, ep_index, 0,
3479                         start_cycle, start_trb);
3480         return 0;
3481 }
3482
3483 /*
3484  * The transfer burst count field of the isochronous TRB defines the number of
3485  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3486  * devices can burst up to bMaxBurst number of packets per service interval.
3487  * This field is zero based, meaning a value of zero in the field means one
3488  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3489  * zero.  Only xHCI 1.0 host controllers support this field.
3490  */
3491 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3492                 struct urb *urb, unsigned int total_packet_count)
3493 {
3494         unsigned int max_burst;
3495
3496         if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3497                 return 0;
3498
3499         max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3500         return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3501 }
3502
3503 /*
3504  * Returns the number of packets in the last "burst" of packets.  This field is
3505  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3506  * the last burst packet count is equal to the total number of packets in the
3507  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3508  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3509  * contain 1 to (bMaxBurst + 1) packets.
3510  */
3511 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3512                 struct urb *urb, unsigned int total_packet_count)
3513 {
3514         unsigned int max_burst;
3515         unsigned int residue;
3516
3517         if (xhci->hci_version < 0x100)
3518                 return 0;
3519
3520         if (urb->dev->speed >= USB_SPEED_SUPER) {
3521                 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3522                 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3523                 residue = total_packet_count % (max_burst + 1);
3524                 /* If residue is zero, the last burst contains (max_burst + 1)
3525                  * number of packets, but the TLBPC field is zero-based.
3526                  */
3527                 if (residue == 0)
3528                         return max_burst;
3529                 return residue - 1;
3530         }
3531         if (total_packet_count == 0)
3532                 return 0;
3533         return total_packet_count - 1;
3534 }
3535
3536 /*
3537  * Calculates Frame ID field of the isochronous TRB identifies the
3538  * target frame that the Interval associated with this Isochronous
3539  * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3540  *
3541  * Returns actual frame id on success, negative value on error.
3542  */
3543 static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3544                 struct urb *urb, int index)
3545 {
3546         int start_frame, ist, ret = 0;
3547         int start_frame_id, end_frame_id, current_frame_id;
3548
3549         if (urb->dev->speed == USB_SPEED_LOW ||
3550                         urb->dev->speed == USB_SPEED_FULL)
3551                 start_frame = urb->start_frame + index * urb->interval;
3552         else
3553                 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3554
3555         /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3556          *
3557          * If bit [3] of IST is cleared to '0', software can add a TRB no
3558          * later than IST[2:0] Microframes before that TRB is scheduled to
3559          * be executed.
3560          * If bit [3] of IST is set to '1', software can add a TRB no later
3561          * than IST[2:0] Frames before that TRB is scheduled to be executed.
3562          */
3563         ist = HCS_IST(xhci->hcs_params2) & 0x7;
3564         if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3565                 ist <<= 3;
3566
3567         /* Software shall not schedule an Isoch TD with a Frame ID value that
3568          * is less than the Start Frame ID or greater than the End Frame ID,
3569          * where:
3570          *
3571          * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3572          * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3573          *
3574          * Both the End Frame ID and Start Frame ID values are calculated
3575          * in microframes. When software determines the valid Frame ID value;
3576          * The End Frame ID value should be rounded down to the nearest Frame
3577          * boundary, and the Start Frame ID value should be rounded up to the
3578          * nearest Frame boundary.
3579          */
3580         current_frame_id = readl(&xhci->run_regs->microframe_index);
3581         start_frame_id = roundup(current_frame_id + ist + 1, 8);
3582         end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3583
3584         start_frame &= 0x7ff;
3585         start_frame_id = (start_frame_id >> 3) & 0x7ff;
3586         end_frame_id = (end_frame_id >> 3) & 0x7ff;
3587
3588         xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3589                  __func__, index, readl(&xhci->run_regs->microframe_index),
3590                  start_frame_id, end_frame_id, start_frame);
3591
3592         if (start_frame_id < end_frame_id) {
3593                 if (start_frame > end_frame_id ||
3594                                 start_frame < start_frame_id)
3595                         ret = -EINVAL;
3596         } else if (start_frame_id > end_frame_id) {
3597                 if ((start_frame > end_frame_id &&
3598                                 start_frame < start_frame_id))
3599                         ret = -EINVAL;
3600         } else {
3601                         ret = -EINVAL;
3602         }
3603
3604         if (index == 0) {
3605                 if (ret == -EINVAL || start_frame == start_frame_id) {
3606                         start_frame = start_frame_id + 1;
3607                         if (urb->dev->speed == USB_SPEED_LOW ||
3608                                         urb->dev->speed == USB_SPEED_FULL)
3609                                 urb->start_frame = start_frame;
3610                         else
3611                                 urb->start_frame = start_frame << 3;
3612                         ret = 0;
3613                 }
3614         }
3615
3616         if (ret) {
3617                 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3618                                 start_frame, current_frame_id, index,
3619                                 start_frame_id, end_frame_id);
3620                 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3621                 return ret;
3622         }
3623
3624         return start_frame;
3625 }
3626
3627 /* This is for isoc transfer */
3628 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3629                 struct urb *urb, int slot_id, unsigned int ep_index)
3630 {
3631         struct xhci_ring *ep_ring;
3632         struct urb_priv *urb_priv;
3633         struct xhci_td *td;
3634         int num_tds, trbs_per_td;
3635         struct xhci_generic_trb *start_trb;
3636         bool first_trb;
3637         int start_cycle;
3638         u32 field, length_field;
3639         int running_total, trb_buff_len, td_len, td_remain_len, ret;
3640         u64 start_addr, addr;
3641         int i, j;
3642         bool more_trbs_coming;
3643         struct xhci_virt_ep *xep;
3644         int frame_id;
3645
3646         xep = &xhci->devs[slot_id]->eps[ep_index];
3647         ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3648
3649         num_tds = urb->number_of_packets;
3650         if (num_tds < 1) {
3651                 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3652                 return -EINVAL;
3653         }
3654         start_addr = (u64) urb->transfer_dma;
3655         start_trb = &ep_ring->enqueue->generic;
3656         start_cycle = ep_ring->cycle_state;
3657
3658         urb_priv = urb->hcpriv;
3659         /* Queue the TRBs for each TD, even if they are zero-length */
3660         for (i = 0; i < num_tds; i++) {
3661                 unsigned int total_pkt_count, max_pkt;
3662                 unsigned int burst_count, last_burst_pkt_count;
3663                 u32 sia_frame_id;
3664
3665                 first_trb = true;
3666                 running_total = 0;
3667                 addr = start_addr + urb->iso_frame_desc[i].offset;
3668                 td_len = urb->iso_frame_desc[i].length;
3669                 td_remain_len = td_len;
3670                 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3671                 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3672
3673                 /* A zero-length transfer still involves at least one packet. */
3674                 if (total_pkt_count == 0)
3675                         total_pkt_count++;
3676                 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3677                 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3678                                                         urb, total_pkt_count);
3679
3680                 trbs_per_td = count_isoc_trbs_needed(urb, i);
3681
3682                 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3683                                 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3684                 if (ret < 0) {
3685                         if (i == 0)
3686                                 return ret;
3687                         goto cleanup;
3688                 }
3689                 td = &urb_priv->td[i];
3690
3691                 /* use SIA as default, if frame id is used overwrite it */
3692                 sia_frame_id = TRB_SIA;
3693                 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3694                     HCC_CFC(xhci->hcc_params)) {
3695                         frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3696                         if (frame_id >= 0)
3697                                 sia_frame_id = TRB_FRAME_ID(frame_id);
3698                 }
3699                 /*
3700                  * Set isoc specific data for the first TRB in a TD.
3701                  * Prevent HW from getting the TRBs by keeping the cycle state
3702                  * inverted in the first TDs isoc TRB.
3703                  */
3704                 field = TRB_TYPE(TRB_ISOC) |
3705                         TRB_TLBPC(last_burst_pkt_count) |
3706                         sia_frame_id |
3707                         (i ? ep_ring->cycle_state : !start_cycle);
3708
3709                 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3710                 if (!xep->use_extended_tbc)
3711                         field |= TRB_TBC(burst_count);
3712
3713                 /* fill the rest of the TRB fields, and remaining normal TRBs */
3714                 for (j = 0; j < trbs_per_td; j++) {
3715                         u32 remainder = 0;
3716
3717                         /* only first TRB is isoc, overwrite otherwise */
3718                         if (!first_trb)
3719                                 field = TRB_TYPE(TRB_NORMAL) |
3720                                         ep_ring->cycle_state;
3721
3722                         /* Only set interrupt on short packet for IN EPs */
3723                         if (usb_urb_dir_in(urb))
3724                                 field |= TRB_ISP;
3725
3726                         /* Set the chain bit for all except the last TRB  */
3727                         if (j < trbs_per_td - 1) {
3728                                 more_trbs_coming = true;
3729                                 field |= TRB_CHAIN;
3730                         } else {
3731                                 more_trbs_coming = false;
3732                                 td->last_trb = ep_ring->enqueue;
3733                                 field |= TRB_IOC;
3734                                 /* set BEI, except for the last TD */
3735                                 if (xhci->hci_version >= 0x100 &&
3736                                     !(xhci->quirks & XHCI_AVOID_BEI) &&
3737                                     i < num_tds - 1)
3738                                         field |= TRB_BEI;
3739                         }
3740                         /* Calculate TRB length */
3741                         trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3742                         if (trb_buff_len > td_remain_len)
3743                                 trb_buff_len = td_remain_len;
3744
3745                         /* Set the TRB length, TD size, & interrupter fields. */
3746                         remainder = xhci_td_remainder(xhci, running_total,
3747                                                    trb_buff_len, td_len,
3748                                                    urb, more_trbs_coming);
3749
3750                         length_field = TRB_LEN(trb_buff_len) |
3751                                 TRB_INTR_TARGET(0);
3752
3753                         /* xhci 1.1 with ETE uses TD Size field for TBC */
3754                         if (first_trb && xep->use_extended_tbc)
3755                                 length_field |= TRB_TD_SIZE_TBC(burst_count);
3756                         else
3757                                 length_field |= TRB_TD_SIZE(remainder);
3758                         first_trb = false;
3759
3760                         queue_trb(xhci, ep_ring, more_trbs_coming,
3761                                 lower_32_bits(addr),
3762                                 upper_32_bits(addr),
3763                                 length_field,
3764                                 field);
3765                         running_total += trb_buff_len;
3766
3767                         addr += trb_buff_len;
3768                         td_remain_len -= trb_buff_len;
3769                 }
3770
3771                 /* Check TD length */
3772                 if (running_total != td_len) {
3773                         xhci_err(xhci, "ISOC TD length unmatch\n");
3774                         ret = -EINVAL;
3775                         goto cleanup;
3776                 }
3777         }
3778
3779         /* store the next frame id */
3780         if (HCC_CFC(xhci->hcc_params))
3781                 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3782
3783         if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3784                 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3785                         usb_amd_quirk_pll_disable();
3786         }
3787         xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3788
3789         giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3790                         start_cycle, start_trb);
3791         return 0;
3792 cleanup:
3793         /* Clean up a partially enqueued isoc transfer. */
3794
3795         for (i--; i >= 0; i--)
3796                 list_del_init(&urb_priv->td[i].td_list);
3797
3798         /* Use the first TD as a temporary variable to turn the TDs we've queued
3799          * into No-ops with a software-owned cycle bit. That way the hardware
3800          * won't accidentally start executing bogus TDs when we partially
3801          * overwrite them.  td->first_trb and td->start_seg are already set.
3802          */
3803         urb_priv->td[0].last_trb = ep_ring->enqueue;
3804         /* Every TRB except the first & last will have its cycle bit flipped. */
3805         td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
3806
3807         /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3808         ep_ring->enqueue = urb_priv->td[0].first_trb;
3809         ep_ring->enq_seg = urb_priv->td[0].start_seg;
3810         ep_ring->cycle_state = start_cycle;
3811         ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3812         usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3813         return ret;
3814 }
3815
3816 /*
3817  * Check transfer ring to guarantee there is enough room for the urb.
3818  * Update ISO URB start_frame and interval.
3819  * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3820  * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3821  * Contiguous Frame ID is not supported by HC.
3822  */
3823 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3824                 struct urb *urb, int slot_id, unsigned int ep_index)
3825 {
3826         struct xhci_virt_device *xdev;
3827         struct xhci_ring *ep_ring;
3828         struct xhci_ep_ctx *ep_ctx;
3829         int start_frame;
3830         int num_tds, num_trbs, i;
3831         int ret;
3832         struct xhci_virt_ep *xep;
3833         int ist;
3834
3835         xdev = xhci->devs[slot_id];
3836         xep = &xhci->devs[slot_id]->eps[ep_index];
3837         ep_ring = xdev->eps[ep_index].ring;
3838         ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3839
3840         num_trbs = 0;
3841         num_tds = urb->number_of_packets;
3842         for (i = 0; i < num_tds; i++)
3843                 num_trbs += count_isoc_trbs_needed(urb, i);
3844
3845         /* Check the ring to guarantee there is enough room for the whole urb.
3846          * Do not insert any td of the urb to the ring if the check failed.
3847          */
3848         ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3849                            num_trbs, mem_flags);
3850         if (ret)
3851                 return ret;
3852
3853         /*
3854          * Check interval value. This should be done before we start to
3855          * calculate the start frame value.
3856          */
3857         check_interval(xhci, urb, ep_ctx);
3858
3859         /* Calculate the start frame and put it in urb->start_frame. */
3860         if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3861                 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
3862                         urb->start_frame = xep->next_frame_id;
3863                         goto skip_start_over;
3864                 }
3865         }
3866
3867         start_frame = readl(&xhci->run_regs->microframe_index);
3868         start_frame &= 0x3fff;
3869         /*
3870          * Round up to the next frame and consider the time before trb really
3871          * gets scheduled by hardare.
3872          */
3873         ist = HCS_IST(xhci->hcs_params2) & 0x7;
3874         if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3875                 ist <<= 3;
3876         start_frame += ist + XHCI_CFC_DELAY;
3877         start_frame = roundup(start_frame, 8);
3878
3879         /*
3880          * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3881          * is greate than 8 microframes.
3882          */
3883         if (urb->dev->speed == USB_SPEED_LOW ||
3884                         urb->dev->speed == USB_SPEED_FULL) {
3885                 start_frame = roundup(start_frame, urb->interval << 3);
3886                 urb->start_frame = start_frame >> 3;
3887         } else {
3888                 start_frame = roundup(start_frame, urb->interval);
3889                 urb->start_frame = start_frame;
3890         }
3891
3892 skip_start_over:
3893         ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3894
3895         return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3896 }
3897
3898 /****           Command Ring Operations         ****/
3899
3900 /* Generic function for queueing a command TRB on the command ring.
3901  * Check to make sure there's room on the command ring for one command TRB.
3902  * Also check that there's room reserved for commands that must not fail.
3903  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3904  * then only check for the number of reserved spots.
3905  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3906  * because the command event handler may want to resubmit a failed command.
3907  */
3908 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3909                          u32 field1, u32 field2,
3910                          u32 field3, u32 field4, bool command_must_succeed)
3911 {
3912         int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3913         int ret;
3914
3915         if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3916                 (xhci->xhc_state & XHCI_STATE_HALTED)) {
3917                 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
3918                 return -ESHUTDOWN;
3919         }
3920
3921         if (!command_must_succeed)
3922                 reserved_trbs++;
3923
3924         ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3925                         reserved_trbs, GFP_ATOMIC);
3926         if (ret < 0) {
3927                 xhci_err(xhci, "ERR: No room for command on command ring\n");
3928                 if (command_must_succeed)
3929                         xhci_err(xhci, "ERR: Reserved TRB counting for "
3930                                         "unfailable commands failed.\n");
3931                 return ret;
3932         }
3933
3934         cmd->command_trb = xhci->cmd_ring->enqueue;
3935
3936         /* if there are no other commands queued we start the timeout timer */
3937         if (list_empty(&xhci->cmd_list)) {
3938                 xhci->current_cmd = cmd;
3939                 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
3940         }
3941
3942         list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3943
3944         queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3945                         field4 | xhci->cmd_ring->cycle_state);
3946         return 0;
3947 }
3948
3949 /* Queue a slot enable or disable request on the command ring */
3950 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3951                 u32 trb_type, u32 slot_id)
3952 {
3953         return queue_command(xhci, cmd, 0, 0, 0,
3954                         TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3955 }
3956
3957 /* Queue an address device command TRB */
3958 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3959                 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3960 {
3961         return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3962                         upper_32_bits(in_ctx_ptr), 0,
3963                         TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3964                         | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3965 }
3966
3967 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3968                 u32 field1, u32 field2, u32 field3, u32 field4)
3969 {
3970         return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3971 }
3972
3973 /* Queue a reset device command TRB */
3974 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3975                 u32 slot_id)
3976 {
3977         return queue_command(xhci, cmd, 0, 0, 0,
3978                         TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3979                         false);
3980 }
3981
3982 /* Queue a configure endpoint command TRB */
3983 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3984                 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3985                 u32 slot_id, bool command_must_succeed)
3986 {
3987         return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3988                         upper_32_bits(in_ctx_ptr), 0,
3989                         TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3990                         command_must_succeed);
3991 }
3992
3993 /* Queue an evaluate context command TRB */
3994 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3995                 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3996 {
3997         return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3998                         upper_32_bits(in_ctx_ptr), 0,
3999                         TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4000                         command_must_succeed);
4001 }
4002
4003 /*
4004  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4005  * activity on an endpoint that is about to be suspended.
4006  */
4007 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4008                              int slot_id, unsigned int ep_index, int suspend)
4009 {
4010         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4011         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4012         u32 type = TRB_TYPE(TRB_STOP_RING);
4013         u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4014
4015         return queue_command(xhci, cmd, 0, 0, 0,
4016                         trb_slot_id | trb_ep_index | type | trb_suspend, false);
4017 }
4018
4019 /* Set Transfer Ring Dequeue Pointer command */
4020 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4021                 unsigned int slot_id, unsigned int ep_index,
4022                 struct xhci_dequeue_state *deq_state)
4023 {
4024         dma_addr_t addr;
4025         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4026         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4027         u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
4028         u32 trb_sct = 0;
4029         u32 type = TRB_TYPE(TRB_SET_DEQ);
4030         struct xhci_virt_ep *ep;
4031         struct xhci_command *cmd;
4032         int ret;
4033
4034         xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4035                 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4036                 deq_state->new_deq_seg,
4037                 (unsigned long long)deq_state->new_deq_seg->dma,
4038                 deq_state->new_deq_ptr,
4039                 (unsigned long long)xhci_trb_virt_to_dma(
4040                         deq_state->new_deq_seg, deq_state->new_deq_ptr),
4041                 deq_state->new_cycle_state);
4042
4043         addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4044                                     deq_state->new_deq_ptr);
4045         if (addr == 0) {
4046                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4047                 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4048                           deq_state->new_deq_seg, deq_state->new_deq_ptr);
4049                 return;
4050         }
4051         ep = &xhci->devs[slot_id]->eps[ep_index];
4052         if ((ep->ep_state & SET_DEQ_PENDING)) {
4053                 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4054                 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4055                 return;
4056         }
4057
4058         /* This function gets called from contexts where it cannot sleep */
4059         cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
4060         if (!cmd)
4061                 return;
4062
4063         ep->queued_deq_seg = deq_state->new_deq_seg;
4064         ep->queued_deq_ptr = deq_state->new_deq_ptr;
4065         if (deq_state->stream_id)
4066                 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
4067         ret = queue_command(xhci, cmd,
4068                 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4069                 upper_32_bits(addr), trb_stream_id,
4070                 trb_slot_id | trb_ep_index | type, false);
4071         if (ret < 0) {
4072                 xhci_free_command(xhci, cmd);
4073                 return;
4074         }
4075
4076         /* Stop the TD queueing code from ringing the doorbell until
4077          * this command completes.  The HC won't set the dequeue pointer
4078          * if the ring is running, and ringing the doorbell starts the
4079          * ring running.
4080          */
4081         ep->ep_state |= SET_DEQ_PENDING;
4082 }
4083
4084 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4085                         int slot_id, unsigned int ep_index,
4086                         enum xhci_ep_reset_type reset_type)
4087 {
4088         u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4089         u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4090         u32 type = TRB_TYPE(TRB_RESET_EP);
4091
4092         if (reset_type == EP_SOFT_RESET)
4093                 type |= TRB_TSP;
4094
4095         return queue_command(xhci, cmd, 0, 0, 0,
4096                         trb_slot_id | trb_ep_index | type, false);
4097 }