Linux 3.14.25
[platform/adaptation/renesas_rcar/renesas_kernel.git] / drivers / usb / host / xhci-pci.c
1 /*
2  * xHCI host controller driver PCI Bus Glue.
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 #include <linux/pci.h>
24 #include <linux/slab.h>
25 #include <linux/module.h>
26
27 #include "xhci.h"
28 #include "xhci-trace.h"
29
30 /* Device for a quirk */
31 #define PCI_VENDOR_ID_FRESCO_LOGIC      0x1b73
32 #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK  0x1000
33 #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400       0x1400
34
35 #define PCI_VENDOR_ID_ETRON             0x1b6f
36 #define PCI_DEVICE_ID_ASROCK_P67        0x7023
37
38 #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI      0x8c31
39 #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI   0x9c31
40
41 static const char hcd_name[] = "xhci_hcd";
42
43 /* called after powerup, by probe or system-pm "wakeup" */
44 static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
45 {
46         /*
47          * TODO: Implement finding debug ports later.
48          * TODO: see if there are any quirks that need to be added to handle
49          * new extended capabilities.
50          */
51
52         /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
53         if (!pci_set_mwi(pdev))
54                 xhci_dbg(xhci, "MWI active\n");
55
56         xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
57         return 0;
58 }
59
60 static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
61 {
62         struct pci_dev          *pdev = to_pci_dev(dev);
63
64         /* Look for vendor-specific quirks */
65         if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
66                         (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
67                          pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
68                 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
69                                 pdev->revision == 0x0) {
70                         xhci->quirks |= XHCI_RESET_EP_QUIRK;
71                         xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
72                                 "QUIRK: Fresco Logic xHC needs configure"
73                                 " endpoint cmd after reset endpoint");
74                 }
75                 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
76                                 pdev->revision == 0x4) {
77                         xhci->quirks |= XHCI_SLOW_SUSPEND;
78                         xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
79                                 "QUIRK: Fresco Logic xHC revision %u"
80                                 "must be suspended extra slowly",
81                                 pdev->revision);
82                 }
83                 /* Fresco Logic confirms: all revisions of this chip do not
84                  * support MSI, even though some of them claim to in their PCI
85                  * capabilities.
86                  */
87                 xhci->quirks |= XHCI_BROKEN_MSI;
88                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
89                                 "QUIRK: Fresco Logic revision %u "
90                                 "has broken MSI implementation",
91                                 pdev->revision);
92                 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
93         }
94
95         if (pdev->vendor == PCI_VENDOR_ID_NEC)
96                 xhci->quirks |= XHCI_NEC_HOST;
97
98         if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
99                 xhci->quirks |= XHCI_AMD_0x96_HOST;
100
101         /* AMD PLL quirk */
102         if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
103                 xhci->quirks |= XHCI_AMD_PLL_FIX;
104
105         if (pdev->vendor == PCI_VENDOR_ID_AMD)
106                 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
107
108         if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
109                 xhci->quirks |= XHCI_LPM_SUPPORT;
110                 xhci->quirks |= XHCI_INTEL_HOST;
111         }
112         if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
113                         pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
114                 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
115                 xhci->limit_active_eps = 64;
116                 xhci->quirks |= XHCI_SW_BW_CHECKING;
117                 /*
118                  * PPT desktop boards DH77EB and DH77DF will power back on after
119                  * a few seconds of being shutdown.  The fix for this is to
120                  * switch the ports from xHCI to EHCI on shutdown.  We can't use
121                  * DMI information to find those particular boards (since each
122                  * vendor will change the board name), so we have to key off all
123                  * PPT chipsets.
124                  */
125                 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
126                 xhci->quirks |= XHCI_AVOID_BEI;
127         }
128         if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
129             (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI ||
130              pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI)) {
131                 /* Workaround for occasional spurious wakeups from S5 (or
132                  * any other sleep) on Haswell machines with LPT and LPT-LP
133                  * with the new Intel BIOS
134                  */
135                 /* Limit the quirk to only known vendors, as this triggers
136                  * yet another BIOS bug on some other machines
137                  * https://bugzilla.kernel.org/show_bug.cgi?id=66171
138                  */
139                 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)
140                         xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
141
142                 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
143         }
144         if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
145                         pdev->device == PCI_DEVICE_ID_ASROCK_P67) {
146                 xhci->quirks |= XHCI_RESET_ON_RESUME;
147                 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
148                                 "QUIRK: Resetting on resume");
149                 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
150         }
151         if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
152                         pdev->device == 0x0015)
153                 xhci->quirks |= XHCI_RESET_ON_RESUME;
154         if (pdev->vendor == PCI_VENDOR_ID_VIA)
155                 xhci->quirks |= XHCI_RESET_ON_RESUME;
156 }
157
158 /* called during probe() after chip reset completes */
159 static int xhci_pci_setup(struct usb_hcd *hcd)
160 {
161         struct xhci_hcd         *xhci;
162         struct pci_dev          *pdev = to_pci_dev(hcd->self.controller);
163         int                     retval;
164
165         retval = xhci_gen_setup(hcd, xhci_pci_quirks);
166         if (retval)
167                 return retval;
168
169         xhci = hcd_to_xhci(hcd);
170         if (!usb_hcd_is_primary_hcd(hcd))
171                 return 0;
172
173         pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
174         xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
175
176         /* Find any debug ports */
177         retval = xhci_pci_reinit(xhci, pdev);
178         if (!retval)
179                 return retval;
180
181         kfree(xhci);
182         return retval;
183 }
184
185 /*
186  * We need to register our own PCI probe function (instead of the USB core's
187  * function) in order to create a second roothub under xHCI.
188  */
189 static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
190 {
191         int retval;
192         struct xhci_hcd *xhci;
193         struct hc_driver *driver;
194         struct usb_hcd *hcd;
195
196         driver = (struct hc_driver *)id->driver_data;
197
198         /* Prevent runtime suspending between USB-2 and USB-3 initialization */
199         pm_runtime_get_noresume(&dev->dev);
200
201         /* Register the USB 2.0 roothub.
202          * FIXME: USB core must know to register the USB 2.0 roothub first.
203          * This is sort of silly, because we could just set the HCD driver flags
204          * to say USB 2.0, but I'm not sure what the implications would be in
205          * the other parts of the HCD code.
206          */
207         retval = usb_hcd_pci_probe(dev, id);
208
209         if (retval)
210                 goto put_runtime_pm;
211
212         /* USB 2.0 roothub is stored in the PCI device now. */
213         hcd = dev_get_drvdata(&dev->dev);
214         xhci = hcd_to_xhci(hcd);
215         xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
216                                 pci_name(dev), hcd);
217         if (!xhci->shared_hcd) {
218                 retval = -ENOMEM;
219                 goto dealloc_usb2_hcd;
220         }
221
222         /* Set the xHCI pointer before xhci_pci_setup() (aka hcd_driver.reset)
223          * is called by usb_add_hcd().
224          */
225         *((struct xhci_hcd **) xhci->shared_hcd->hcd_priv) = xhci;
226
227         retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
228                         IRQF_SHARED);
229         if (retval)
230                 goto put_usb3_hcd;
231         /* Roothub already marked as USB 3.0 speed */
232
233         /* We know the LPM timeout algorithms for this host, let the USB core
234          * enable and disable LPM for devices under the USB 3.0 roothub.
235          */
236         if (xhci->quirks & XHCI_LPM_SUPPORT)
237                 hcd_to_bus(xhci->shared_hcd)->root_hub->lpm_capable = 1;
238
239         /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
240         pm_runtime_put_noidle(&dev->dev);
241
242         return 0;
243
244 put_usb3_hcd:
245         usb_put_hcd(xhci->shared_hcd);
246 dealloc_usb2_hcd:
247         usb_hcd_pci_remove(dev);
248 put_runtime_pm:
249         pm_runtime_put_noidle(&dev->dev);
250         return retval;
251 }
252
253 static void xhci_pci_remove(struct pci_dev *dev)
254 {
255         struct xhci_hcd *xhci;
256
257         xhci = hcd_to_xhci(pci_get_drvdata(dev));
258         if (xhci->shared_hcd) {
259                 usb_remove_hcd(xhci->shared_hcd);
260                 usb_put_hcd(xhci->shared_hcd);
261         }
262         usb_hcd_pci_remove(dev);
263
264         /* Workaround for spurious wakeups at shutdown with HSW */
265         if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
266                 pci_set_power_state(dev, PCI_D3hot);
267
268         kfree(xhci);
269 }
270
271 #ifdef CONFIG_PM
272 static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
273 {
274         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
275         struct pci_dev          *pdev = to_pci_dev(hcd->self.controller);
276
277         /*
278          * Systems with the TI redriver that loses port status change events
279          * need to have the registers polled during D3, so avoid D3cold.
280          */
281         if (xhci_compliance_mode_recovery_timer_quirk_check())
282                 pdev->no_d3cold = true;
283
284         return xhci_suspend(xhci);
285 }
286
287 static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
288 {
289         struct xhci_hcd         *xhci = hcd_to_xhci(hcd);
290         struct pci_dev          *pdev = to_pci_dev(hcd->self.controller);
291         int                     retval = 0;
292
293         /* The BIOS on systems with the Intel Panther Point chipset may or may
294          * not support xHCI natively.  That means that during system resume, it
295          * may switch the ports back to EHCI so that users can use their
296          * keyboard to select a kernel from GRUB after resume from hibernate.
297          *
298          * The BIOS is supposed to remember whether the OS had xHCI ports
299          * enabled before resume, and switch the ports back to xHCI when the
300          * BIOS/OS semaphore is written, but we all know we can't trust BIOS
301          * writers.
302          *
303          * Unconditionally switch the ports back to xHCI after a system resume.
304          * It should not matter whether the EHCI or xHCI controller is
305          * resumed first. It's enough to do the switchover in xHCI because
306          * USB core won't notice anything as the hub driver doesn't start
307          * running again until after all the devices (including both EHCI and
308          * xHCI host controllers) have been resumed.
309          */
310
311         if (pdev->vendor == PCI_VENDOR_ID_INTEL)
312                 usb_enable_intel_xhci_ports(pdev);
313
314         retval = xhci_resume(xhci, hibernated);
315         return retval;
316 }
317 #endif /* CONFIG_PM */
318
319 static const struct hc_driver xhci_pci_hc_driver = {
320         .description =          hcd_name,
321         .product_desc =         "xHCI Host Controller",
322         .hcd_priv_size =        sizeof(struct xhci_hcd *),
323
324         /*
325          * generic hardware linkage
326          */
327         .irq =                  xhci_irq,
328         .flags =                HCD_MEMORY | HCD_USB3 | HCD_SHARED,
329
330         /*
331          * basic lifecycle operations
332          */
333         .reset =                xhci_pci_setup,
334         .start =                xhci_run,
335 #ifdef CONFIG_PM
336         .pci_suspend =          xhci_pci_suspend,
337         .pci_resume =           xhci_pci_resume,
338 #endif
339         .stop =                 xhci_stop,
340         .shutdown =             xhci_shutdown,
341
342         /*
343          * managing i/o requests and associated device resources
344          */
345         .urb_enqueue =          xhci_urb_enqueue,
346         .urb_dequeue =          xhci_urb_dequeue,
347         .alloc_dev =            xhci_alloc_dev,
348         .free_dev =             xhci_free_dev,
349         .alloc_streams =        xhci_alloc_streams,
350         .free_streams =         xhci_free_streams,
351         .add_endpoint =         xhci_add_endpoint,
352         .drop_endpoint =        xhci_drop_endpoint,
353         .endpoint_reset =       xhci_endpoint_reset,
354         .check_bandwidth =      xhci_check_bandwidth,
355         .reset_bandwidth =      xhci_reset_bandwidth,
356         .address_device =       xhci_address_device,
357         .enable_device =        xhci_enable_device,
358         .update_hub_device =    xhci_update_hub_device,
359         .reset_device =         xhci_discover_or_reset_device,
360
361         /*
362          * scheduling support
363          */
364         .get_frame_number =     xhci_get_frame,
365
366         /* Root hub support */
367         .hub_control =          xhci_hub_control,
368         .hub_status_data =      xhci_hub_status_data,
369         .bus_suspend =          xhci_bus_suspend,
370         .bus_resume =           xhci_bus_resume,
371         /*
372          * call back when device connected and addressed
373          */
374         .update_device =        xhci_update_device,
375         .set_usb2_hw_lpm =      xhci_set_usb2_hardware_lpm,
376         .enable_usb3_lpm_timeout =      xhci_enable_usb3_lpm_timeout,
377         .disable_usb3_lpm_timeout =     xhci_disable_usb3_lpm_timeout,
378         .find_raw_port_number = xhci_find_raw_port_number,
379 };
380
381 /*-------------------------------------------------------------------------*/
382
383 /* PCI driver selection metadata; PCI hotplugging uses this */
384 static const struct pci_device_id pci_ids[] = { {
385         /* handle any USB 3.0 xHCI controller */
386         PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
387         .driver_data =  (unsigned long) &xhci_pci_hc_driver,
388         },
389         { /* end: all zeroes */ }
390 };
391 MODULE_DEVICE_TABLE(pci, pci_ids);
392
393 /* pci driver glue; this is a "new style" PCI driver module */
394 static struct pci_driver xhci_pci_driver = {
395         .name =         (char *) hcd_name,
396         .id_table =     pci_ids,
397
398         .probe =        xhci_pci_probe,
399         .remove =       xhci_pci_remove,
400         /* suspend and resume implemented later */
401
402         .shutdown =     usb_hcd_pci_shutdown,
403 #ifdef CONFIG_PM
404         .driver = {
405                 .pm = &usb_hcd_pci_pm_ops
406         },
407 #endif
408 };
409
410 int __init xhci_register_pci(void)
411 {
412         return pci_register_driver(&xhci_pci_driver);
413 }
414
415 void xhci_unregister_pci(void)
416 {
417         pci_unregister_driver(&xhci_pci_driver);
418 }