1 // SPDX-License-Identifier: GPL-2.0+
3 * Freescale i.MX28 USB Host driver
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
11 #include <asm/arch/imx-regs.h>
16 /* This DIGCTL register ungates clock to USB */
17 #define HW_DIGCTL_CTRL 0x8001c000
18 #define HW_DIGCTL_CTRL_USB0_CLKGATE (1 << 2)
19 #define HW_DIGCTL_CTRL_USB1_CLKGATE (1 << 16)
21 struct ehci_mxs_port {
23 struct mxs_usbphy_regs *phy_regs;
25 struct mxs_register_32 *pll;
27 uint32_t pll_dis_bits;
31 static const struct ehci_mxs_port mxs_port[] = {
32 #ifdef CONFIG_EHCI_MXS_PORT0
35 (struct mxs_usbphy_regs *)MXS_USBPHY0_BASE,
36 (struct mxs_register_32 *)(MXS_CLKCTRL_BASE +
37 offsetof(struct mxs_clkctrl_regs,
38 hw_clkctrl_pll0ctrl0_reg)),
39 CLKCTRL_PLL0CTRL0_EN_USB_CLKS | CLKCTRL_PLL0CTRL0_POWER,
40 CLKCTRL_PLL0CTRL0_EN_USB_CLKS,
41 HW_DIGCTL_CTRL_USB0_CLKGATE,
44 #ifdef CONFIG_EHCI_MXS_PORT1
47 (struct mxs_usbphy_regs *)MXS_USBPHY1_BASE,
48 (struct mxs_register_32 *)(MXS_CLKCTRL_BASE +
49 offsetof(struct mxs_clkctrl_regs,
50 hw_clkctrl_pll1ctrl0_reg)),
51 CLKCTRL_PLL1CTRL0_EN_USB_CLKS | CLKCTRL_PLL1CTRL0_POWER,
52 CLKCTRL_PLL1CTRL0_EN_USB_CLKS,
53 HW_DIGCTL_CTRL_USB1_CLKGATE,
58 static int ehci_mxs_toggle_clock(const struct ehci_mxs_port *port, int enable)
60 struct mxs_register_32 *digctl_ctrl =
61 (struct mxs_register_32 *)HW_DIGCTL_CTRL;
62 int pll_offset, dig_offset;
65 pll_offset = offsetof(struct mxs_register_32, reg_set);
66 dig_offset = offsetof(struct mxs_register_32, reg_clr);
67 writel(port->gate_bits, (u32)&digctl_ctrl->reg + dig_offset);
68 writel(port->pll_en_bits, (u32)port->pll + pll_offset);
70 pll_offset = offsetof(struct mxs_register_32, reg_clr);
71 dig_offset = offsetof(struct mxs_register_32, reg_set);
72 writel(port->pll_dis_bits, (u32)port->pll + pll_offset);
73 writel(port->gate_bits, (u32)&digctl_ctrl->reg + dig_offset);
79 int __weak board_ehci_hcd_init(int port)
84 int __weak board_ehci_hcd_exit(int port)
89 int ehci_hcd_init(int index, enum usb_init_type init,
90 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
94 uint32_t usb_base, cap_base;
95 const struct ehci_mxs_port *port;
97 if ((index < 0) || (index >= ARRAY_SIZE(mxs_port))) {
98 printf("Invalid port index (index = %d)!\n", index);
102 ret = board_ehci_hcd_init(index);
106 port = &mxs_port[index];
108 /* Reset the PHY block */
109 writel(USBPHY_CTRL_SFTRST, &port->phy_regs->hw_usbphy_ctrl_set);
111 writel(USBPHY_CTRL_SFTRST | USBPHY_CTRL_CLKGATE,
112 &port->phy_regs->hw_usbphy_ctrl_clr);
114 /* Enable USB clock */
115 ret = ehci_mxs_toggle_clock(port, 1);
120 writel(0, &port->phy_regs->hw_usbphy_pwd);
122 /* Enable UTMI+ Level 2 and Level 3 compatibility */
123 writel(USBPHY_CTRL_ENUTMILEVEL3 | USBPHY_CTRL_ENUTMILEVEL2 | 1,
124 &port->phy_regs->hw_usbphy_ctrl_set);
126 usb_base = port->usb_regs + 0x100;
127 *hccr = (struct ehci_hccr *)usb_base;
129 cap_base = ehci_readl(&(*hccr)->cr_capbase);
130 *hcor = (struct ehci_hcor *)(usb_base + HC_LENGTH(cap_base));
135 int ehci_hcd_stop(int index)
138 uint32_t usb_base, cap_base, tmp;
139 struct ehci_hccr *hccr;
140 struct ehci_hcor *hcor;
141 const struct ehci_mxs_port *port;
143 if ((index < 0) || (index >= ARRAY_SIZE(mxs_port))) {
144 printf("Invalid port index (index = %d)!\n", index);
148 port = &mxs_port[index];
150 /* Stop the USB port */
151 usb_base = port->usb_regs + 0x100;
152 hccr = (struct ehci_hccr *)usb_base;
153 cap_base = ehci_readl(&hccr->cr_capbase);
154 hcor = (struct ehci_hcor *)(usb_base + HC_LENGTH(cap_base));
156 tmp = ehci_readl(&hcor->or_usbcmd);
158 ehci_writel(&hcor->or_usbcmd, tmp);
160 /* Disable the PHY */
161 tmp = USBPHY_PWD_RXPWDRX | USBPHY_PWD_RXPWDDIFF |
162 USBPHY_PWD_RXPWD1PT1 | USBPHY_PWD_RXPWDENV |
163 USBPHY_PWD_TXPWDV2I | USBPHY_PWD_TXPWDIBIAS |
165 writel(tmp, &port->phy_regs->hw_usbphy_pwd);
167 /* Disable USB clock */
168 ret = ehci_mxs_toggle_clock(port, 0);
170 board_ehci_hcd_exit(index);