1 /* SPDX-License-Identifier: GPL-2.0 */
3 * core.h - DesignWare USB3 DRD Core Header
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/ioport.h>
17 #include <linux/list.h>
18 #include <linux/bitops.h>
19 #include <linux/dma-mapping.h>
21 #include <linux/debugfs.h>
22 #include <linux/wait.h>
23 #include <linux/workqueue.h>
25 #include <linux/usb/ch9.h>
26 #include <linux/usb/gadget.h>
27 #include <linux/usb/otg.h>
28 #include <linux/usb/role.h>
29 #include <linux/ulpi/interface.h>
31 #include <linux/phy/phy.h>
33 #include <linux/power_supply.h>
35 #define DWC3_MSG_MAX 500
37 /* Global constants */
38 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
39 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
40 #define DWC3_EP0_SETUP_SIZE 512
41 #define DWC3_ENDPOINTS_NUM 32
42 #define DWC3_XHCI_RESOURCES_NUM 2
43 #define DWC3_ISOC_MAX_RETRIES 5
45 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
46 #define DWC3_EVENT_BUFFERS_SIZE 4096
47 #define DWC3_EVENT_TYPE_MASK 0xfe
49 #define DWC3_EVENT_TYPE_DEV 0
50 #define DWC3_EVENT_TYPE_CARKIT 3
51 #define DWC3_EVENT_TYPE_I2C 4
53 #define DWC3_DEVICE_EVENT_DISCONNECT 0
54 #define DWC3_DEVICE_EVENT_RESET 1
55 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
56 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
57 #define DWC3_DEVICE_EVENT_WAKEUP 4
58 #define DWC3_DEVICE_EVENT_HIBER_REQ 5
59 #define DWC3_DEVICE_EVENT_EOPF 6
60 #define DWC3_DEVICE_EVENT_SOF 7
61 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
62 #define DWC3_DEVICE_EVENT_CMD_CMPL 10
63 #define DWC3_DEVICE_EVENT_OVERFLOW 11
65 /* Controller's role while using the OTG block */
66 #define DWC3_OTG_ROLE_IDLE 0
67 #define DWC3_OTG_ROLE_HOST 1
68 #define DWC3_OTG_ROLE_DEVICE 2
70 #define DWC3_GEVNTCOUNT_MASK 0xfffc
71 #define DWC3_GEVNTCOUNT_EHB BIT(31)
72 #define DWC3_GSNPSID_MASK 0xffff0000
73 #define DWC3_GSNPSREV_MASK 0xffff
74 #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16)
76 /* DWC3 registers memory space boundries */
77 #define DWC3_XHCI_REGS_START 0x0
78 #define DWC3_XHCI_REGS_END 0x7fff
79 #define DWC3_GLOBALS_REGS_START 0xc100
80 #define DWC3_GLOBALS_REGS_END 0xc6ff
81 #define DWC3_DEVICE_REGS_START 0xc700
82 #define DWC3_DEVICE_REGS_END 0xcbff
83 #define DWC3_OTG_REGS_START 0xcc00
84 #define DWC3_OTG_REGS_END 0xccff
86 /* Global Registers */
87 #define DWC3_GSBUSCFG0 0xc100
88 #define DWC3_GSBUSCFG1 0xc104
89 #define DWC3_GTXTHRCFG 0xc108
90 #define DWC3_GRXTHRCFG 0xc10c
91 #define DWC3_GCTL 0xc110
92 #define DWC3_GEVTEN 0xc114
93 #define DWC3_GSTS 0xc118
94 #define DWC3_GUCTL1 0xc11c
95 #define DWC3_GSNPSID 0xc120
96 #define DWC3_GGPIO 0xc124
97 #define DWC3_GUID 0xc128
98 #define DWC3_GUCTL 0xc12c
99 #define DWC3_GBUSERRADDR0 0xc130
100 #define DWC3_GBUSERRADDR1 0xc134
101 #define DWC3_GPRTBIMAP0 0xc138
102 #define DWC3_GPRTBIMAP1 0xc13c
103 #define DWC3_GHWPARAMS0 0xc140
104 #define DWC3_GHWPARAMS1 0xc144
105 #define DWC3_GHWPARAMS2 0xc148
106 #define DWC3_GHWPARAMS3 0xc14c
107 #define DWC3_GHWPARAMS4 0xc150
108 #define DWC3_GHWPARAMS5 0xc154
109 #define DWC3_GHWPARAMS6 0xc158
110 #define DWC3_GHWPARAMS7 0xc15c
111 #define DWC3_GDBGFIFOSPACE 0xc160
112 #define DWC3_GDBGLTSSM 0xc164
113 #define DWC3_GDBGBMU 0xc16c
114 #define DWC3_GDBGLSPMUX 0xc170
115 #define DWC3_GDBGLSP 0xc174
116 #define DWC3_GDBGEPINFO0 0xc178
117 #define DWC3_GDBGEPINFO1 0xc17c
118 #define DWC3_GPRTBIMAP_HS0 0xc180
119 #define DWC3_GPRTBIMAP_HS1 0xc184
120 #define DWC3_GPRTBIMAP_FS0 0xc188
121 #define DWC3_GPRTBIMAP_FS1 0xc18c
122 #define DWC3_GUCTL2 0xc19c
124 #define DWC3_VER_NUMBER 0xc1a0
125 #define DWC3_VER_TYPE 0xc1a4
127 #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
128 #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
130 #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
132 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
134 #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
135 #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
137 #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
138 #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
139 #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
140 #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
142 #define DWC3_GHWPARAMS8 0xc600
143 #define DWC3_GUCTL3 0xc60c
144 #define DWC3_GFLADJ 0xc630
146 /* Device Registers */
147 #define DWC3_DCFG 0xc700
148 #define DWC3_DCTL 0xc704
149 #define DWC3_DEVTEN 0xc708
150 #define DWC3_DSTS 0xc70c
151 #define DWC3_DGCMDPAR 0xc710
152 #define DWC3_DGCMD 0xc714
153 #define DWC3_DALEPENA 0xc720
155 #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
156 #define DWC3_DEPCMDPAR2 0x00
157 #define DWC3_DEPCMDPAR1 0x04
158 #define DWC3_DEPCMDPAR0 0x08
159 #define DWC3_DEPCMD 0x0c
161 #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
164 #define DWC3_OCFG 0xcc00
165 #define DWC3_OCTL 0xcc04
166 #define DWC3_OEVT 0xcc08
167 #define DWC3_OEVTEN 0xcc0C
168 #define DWC3_OSTS 0xcc10
172 /* Global SoC Bus Configuration INCRx Register 0 */
173 #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */
174 #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */
175 #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */
176 #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */
177 #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */
178 #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */
179 #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */
180 #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */
181 #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
183 /* Global Debug LSP MUX Select */
184 #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */
185 #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff)
186 #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4)
187 #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf)
189 /* Global Debug Queue/FIFO Space Available Register */
190 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
191 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
192 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
194 #define DWC3_TXFIFO 0
195 #define DWC3_RXFIFO 1
196 #define DWC3_TXREQQ 2
197 #define DWC3_RXREQQ 3
198 #define DWC3_RXINFOQ 4
199 #define DWC3_PSTATQ 5
200 #define DWC3_DESCFETCHQ 6
201 #define DWC3_EVENTQ 7
202 #define DWC3_AUXEVENTQ 8
204 /* Global RX Threshold Configuration Register */
205 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
206 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
207 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
209 /* Global RX Threshold Configuration Register for DWC_usb31 only */
210 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
211 #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
212 #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
213 #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
214 #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
215 #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
216 #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
217 #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
219 /* Global TX Threshold Configuration Register for DWC_usb31 only */
220 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
221 #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
222 #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
223 #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
224 #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
225 #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
226 #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
227 #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
229 /* Global Configuration Register */
230 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
231 #define DWC3_GCTL_U2RSTECN BIT(16)
232 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
233 #define DWC3_GCTL_CLK_BUS (0)
234 #define DWC3_GCTL_CLK_PIPE (1)
235 #define DWC3_GCTL_CLK_PIPEHALF (2)
236 #define DWC3_GCTL_CLK_MASK (3)
238 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
239 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
240 #define DWC3_GCTL_PRTCAP_HOST 1
241 #define DWC3_GCTL_PRTCAP_DEVICE 2
242 #define DWC3_GCTL_PRTCAP_OTG 3
244 #define DWC3_GCTL_CORESOFTRESET BIT(11)
245 #define DWC3_GCTL_SOFITPSYNC BIT(10)
246 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
247 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
248 #define DWC3_GCTL_DISSCRAMBLE BIT(3)
249 #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
250 #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
251 #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
253 /* Global User Control Register */
254 #define DWC3_GUCTL_HSTINAUTORETRY BIT(14)
256 /* Global User Control 1 Register */
257 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17)
258 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
259 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
261 /* Global Status Register */
262 #define DWC3_GSTS_OTG_IP BIT(10)
263 #define DWC3_GSTS_BC_IP BIT(9)
264 #define DWC3_GSTS_ADP_IP BIT(8)
265 #define DWC3_GSTS_HOST_IP BIT(7)
266 #define DWC3_GSTS_DEVICE_IP BIT(6)
267 #define DWC3_GSTS_CSR_TIMEOUT BIT(5)
268 #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
269 #define DWC3_GSTS_CURMOD(n) ((n) & 0x3)
270 #define DWC3_GSTS_CURMOD_DEVICE 0
271 #define DWC3_GSTS_CURMOD_HOST 1
273 /* Global USB2 PHY Configuration Register */
274 #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
275 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
276 #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
277 #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
278 #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
279 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
280 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
281 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
282 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
283 #define USBTRDTIM_UTMI_8_BIT 9
284 #define USBTRDTIM_UTMI_16_BIT 5
285 #define UTMI_PHYIF_16_BIT 1
286 #define UTMI_PHYIF_8_BIT 0
288 /* Global USB2 PHY Vendor Control Register */
289 #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
290 #define DWC3_GUSB2PHYACC_DONE BIT(24)
291 #define DWC3_GUSB2PHYACC_BUSY BIT(23)
292 #define DWC3_GUSB2PHYACC_WRITE BIT(22)
293 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
294 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
295 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
297 /* Global USB3 PIPE Control Register */
298 #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
299 #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
300 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
301 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
302 #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
303 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
304 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
305 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
306 #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
307 #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
308 #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
309 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
310 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
311 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
313 /* Global TX Fifo Size Register */
314 #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
315 #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
316 #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff)
317 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
319 /* Global RX Fifo Size Register */
320 #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
321 #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff)
323 /* Global Event Size Registers */
324 #define DWC3_GEVNTSIZ_INTMASK BIT(31)
325 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
327 /* Global HWPARAMS0 Register */
328 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
329 #define DWC3_GHWPARAMS0_MODE_GADGET 0
330 #define DWC3_GHWPARAMS0_MODE_HOST 1
331 #define DWC3_GHWPARAMS0_MODE_DRD 2
332 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
333 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
334 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
335 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
336 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
338 /* Global HWPARAMS1 Register */
339 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
340 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
341 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
342 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
343 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
344 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
345 #define DWC3_GHWPARAMS1_ENDBC BIT(31)
347 /* Global HWPARAMS3 Register */
348 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
349 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
350 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
351 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
352 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
353 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
354 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
355 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
356 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
357 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
358 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
359 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
361 /* Global HWPARAMS4 Register */
362 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
363 #define DWC3_MAX_HIBER_SCRATCHBUFS 15
365 /* Global HWPARAMS6 Register */
366 #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
367 #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
368 #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
369 #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
370 #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
371 #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
374 #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8))
376 /* Global HWPARAMS7 Register */
377 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
378 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
380 /* Global Frame Length Adjustment Register */
381 #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
382 #define DWC3_GFLADJ_30MHZ_MASK 0x3f
384 /* Global User Control Register 2 */
385 #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
387 /* Global User Control Register 3 */
388 #define DWC3_GUCTL3_SPLITDISABLE BIT(14)
390 /* Device Configuration Register */
391 #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */
393 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
394 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
396 #define DWC3_DCFG_SPEED_MASK (7 << 0)
397 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
398 #define DWC3_DCFG_SUPERSPEED (4 << 0)
399 #define DWC3_DCFG_HIGHSPEED (0 << 0)
400 #define DWC3_DCFG_FULLSPEED BIT(0)
402 #define DWC3_DCFG_NUMP_SHIFT 17
403 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
404 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
405 #define DWC3_DCFG_LPM_CAP BIT(22)
406 #define DWC3_DCFG_IGNSTRMPP BIT(23)
408 /* Device Control Register */
409 #define DWC3_DCTL_RUN_STOP BIT(31)
410 #define DWC3_DCTL_CSFTRST BIT(30)
411 #define DWC3_DCTL_LSFTRST BIT(29)
413 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
414 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
416 #define DWC3_DCTL_APPL1RES BIT(23)
418 /* These apply for core versions 1.87a and earlier */
419 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
420 #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
421 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
422 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
423 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
424 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
425 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
427 /* These apply for core versions 1.94a and later */
428 #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20)
430 #define DWC3_DCTL_KEEP_CONNECT BIT(19)
431 #define DWC3_DCTL_L1_HIBER_EN BIT(18)
432 #define DWC3_DCTL_CRS BIT(17)
433 #define DWC3_DCTL_CSS BIT(16)
435 #define DWC3_DCTL_INITU2ENA BIT(12)
436 #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
437 #define DWC3_DCTL_INITU1ENA BIT(10)
438 #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
439 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
441 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
442 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
444 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
445 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
446 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
447 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
448 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
449 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
450 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
452 /* Device Event Enable Register */
453 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
454 #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
455 #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
456 #define DWC3_DEVTEN_ERRTICERREN BIT(9)
457 #define DWC3_DEVTEN_SOFEN BIT(7)
458 #define DWC3_DEVTEN_EOPFEN BIT(6)
459 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
460 #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
461 #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
462 #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
463 #define DWC3_DEVTEN_USBRSTEN BIT(1)
464 #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
466 #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */
468 /* Device Status Register */
469 #define DWC3_DSTS_DCNRD BIT(29)
471 /* This applies for core versions 1.87a and earlier */
472 #define DWC3_DSTS_PWRUPREQ BIT(24)
474 /* These apply for core versions 1.94a and later */
475 #define DWC3_DSTS_RSS BIT(25)
476 #define DWC3_DSTS_SSS BIT(24)
478 #define DWC3_DSTS_COREIDLE BIT(23)
479 #define DWC3_DSTS_DEVCTRLHLT BIT(22)
481 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
482 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
484 #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
486 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
487 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
489 #define DWC3_DSTS_CONNECTSPD (7 << 0)
491 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
492 #define DWC3_DSTS_SUPERSPEED (4 << 0)
493 #define DWC3_DSTS_HIGHSPEED (0 << 0)
494 #define DWC3_DSTS_FULLSPEED BIT(0)
496 /* Device Generic Command Register */
497 #define DWC3_DGCMD_SET_LMP 0x01
498 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
499 #define DWC3_DGCMD_XMIT_FUNCTION 0x03
501 /* These apply for core versions 1.94a and later */
502 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
503 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
505 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
506 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
507 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
508 #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d
509 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
511 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
512 #define DWC3_DGCMD_CMDACT BIT(10)
513 #define DWC3_DGCMD_CMDIOC BIT(8)
515 /* Device Generic Command Parameter Register */
516 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
517 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
518 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
519 #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
520 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
521 #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
523 /* Device Endpoint Command Register */
524 #define DWC3_DEPCMD_PARAM_SHIFT 16
525 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
526 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
527 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
528 #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
529 #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
530 #define DWC3_DEPCMD_CMDACT BIT(10)
531 #define DWC3_DEPCMD_CMDIOC BIT(8)
533 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
534 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
535 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
536 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
537 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
538 #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
539 /* This applies for core versions 1.90a and earlier */
540 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
541 /* This applies for core versions 1.94a and later */
542 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
543 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
544 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
546 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
548 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
549 #define DWC3_DALEPENA_EP(n) BIT(n)
551 #define DWC3_DEPCMD_TYPE_CONTROL 0
552 #define DWC3_DEPCMD_TYPE_ISOC 1
553 #define DWC3_DEPCMD_TYPE_BULK 2
554 #define DWC3_DEPCMD_TYPE_INTR 3
556 #define DWC3_DEV_IMOD_COUNT_SHIFT 16
557 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
558 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
559 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
561 /* OTG Configuration Register */
562 #define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
563 #define DWC3_OCFG_HIBDISMASK BIT(4)
564 #define DWC3_OCFG_SFTRSTMASK BIT(3)
565 #define DWC3_OCFG_OTGVERSION BIT(2)
566 #define DWC3_OCFG_HNPCAP BIT(1)
567 #define DWC3_OCFG_SRPCAP BIT(0)
569 /* OTG CTL Register */
570 #define DWC3_OCTL_OTG3GOERR BIT(7)
571 #define DWC3_OCTL_PERIMODE BIT(6)
572 #define DWC3_OCTL_PRTPWRCTL BIT(5)
573 #define DWC3_OCTL_HNPREQ BIT(4)
574 #define DWC3_OCTL_SESREQ BIT(3)
575 #define DWC3_OCTL_TERMSELIDPULSE BIT(2)
576 #define DWC3_OCTL_DEVSETHNPEN BIT(1)
577 #define DWC3_OCTL_HSTSETHNPEN BIT(0)
579 /* OTG Event Register */
580 #define DWC3_OEVT_DEVICEMODE BIT(31)
581 #define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
582 #define DWC3_OEVT_DEVRUNSTPSET BIT(26)
583 #define DWC3_OEVT_HIBENTRY BIT(25)
584 #define DWC3_OEVT_CONIDSTSCHNG BIT(24)
585 #define DWC3_OEVT_HRRCONFNOTIF BIT(23)
586 #define DWC3_OEVT_HRRINITNOTIF BIT(22)
587 #define DWC3_OEVT_ADEVIDLE BIT(21)
588 #define DWC3_OEVT_ADEVBHOSTEND BIT(20)
589 #define DWC3_OEVT_ADEVHOST BIT(19)
590 #define DWC3_OEVT_ADEVHNPCHNG BIT(18)
591 #define DWC3_OEVT_ADEVSRPDET BIT(17)
592 #define DWC3_OEVT_ADEVSESSENDDET BIT(16)
593 #define DWC3_OEVT_BDEVBHOSTEND BIT(11)
594 #define DWC3_OEVT_BDEVHNPCHNG BIT(10)
595 #define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
596 #define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
597 #define DWC3_OEVT_BSESSVLD BIT(3)
598 #define DWC3_OEVT_HSTNEGSTS BIT(2)
599 #define DWC3_OEVT_SESREQSTS BIT(1)
600 #define DWC3_OEVT_ERROR BIT(0)
602 /* OTG Event Enable Register */
603 #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
604 #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
605 #define DWC3_OEVTEN_HIBENTRYEN BIT(25)
606 #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
607 #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
608 #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
609 #define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
610 #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
611 #define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
612 #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
613 #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
614 #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
615 #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
616 #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
617 #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
618 #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
620 /* OTG Status Register */
621 #define DWC3_OSTS_DEVRUNSTP BIT(13)
622 #define DWC3_OSTS_XHCIRUNSTP BIT(12)
623 #define DWC3_OSTS_PERIPHERALSTATE BIT(4)
624 #define DWC3_OSTS_XHCIPRTPOWER BIT(3)
625 #define DWC3_OSTS_BSESVLD BIT(2)
626 #define DWC3_OSTS_VBUSVLD BIT(1)
627 #define DWC3_OSTS_CONIDSTS BIT(0)
634 * struct dwc3_event_buffer - Software event buffer representation
636 * @cache: The buffer cache used in the threaded interrupt
637 * @length: size of this buffer
638 * @lpos: event offset
639 * @count: cache of last read event count register
640 * @flags: flags related to this event buffer
642 * @dwc: pointer to DWC controller
644 struct dwc3_event_buffer {
652 #define DWC3_EVENT_PENDING BIT(0)
659 #define DWC3_EP_FLAG_STALLED BIT(0)
660 #define DWC3_EP_FLAG_WEDGED BIT(1)
662 #define DWC3_EP_DIRECTION_TX true
663 #define DWC3_EP_DIRECTION_RX false
665 #define DWC3_TRB_NUM 256
668 * struct dwc3_ep - device side endpoint representation
669 * @endpoint: usb endpoint
670 * @cancelled_list: list of cancelled requests for this endpoint
671 * @pending_list: list of pending requests for this endpoint
672 * @started_list: list of started requests on this endpoint
673 * @regs: pointer to first endpoint register
674 * @trb_pool: array of transaction buffers
675 * @trb_pool_dma: dma address of @trb_pool
676 * @trb_enqueue: enqueue 'pointer' into TRB array
677 * @trb_dequeue: dequeue 'pointer' into TRB array
678 * @dwc: pointer to DWC controller
679 * @saved_state: ep state saved during hibernation
680 * @flags: endpoint flags (wedged, stalled, ...)
681 * @number: endpoint number (1 - 15)
682 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
683 * @resource_index: Resource transfer index
684 * @frame_number: set to the frame number we want this transfer to start (ISOC)
685 * @interval: the interval on which the ISOC transfer is started
686 * @name: a human readable name e.g. ep1out-bulk
687 * @direction: true for TX, false for RX
688 * @stream_capable: true when streams are enabled
689 * @combo_num: the test combination BIT[15:14] of the frame number to test
690 * isochronous START TRANSFER command failure workaround
691 * @start_cmd_status: the status of testing START TRANSFER command with
695 struct usb_ep endpoint;
696 struct list_head cancelled_list;
697 struct list_head pending_list;
698 struct list_head started_list;
702 struct dwc3_trb *trb_pool;
703 dma_addr_t trb_pool_dma;
708 #define DWC3_EP_ENABLED BIT(0)
709 #define DWC3_EP_STALL BIT(1)
710 #define DWC3_EP_WEDGE BIT(2)
711 #define DWC3_EP_TRANSFER_STARTED BIT(3)
712 #define DWC3_EP_END_TRANSFER_PENDING BIT(4)
713 #define DWC3_EP_PENDING_REQUEST BIT(5)
714 #define DWC3_EP_DELAY_START BIT(6)
715 #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7)
716 #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8)
717 #define DWC3_EP_FORCE_RESTART_STREAM BIT(9)
718 #define DWC3_EP_FIRST_STREAM_PRIMED BIT(10)
719 #define DWC3_EP_PENDING_CLEAR_STALL BIT(11)
721 /* This last one is specific to EP0 */
722 #define DWC3_EP0_DIR_IN BIT(31)
725 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
726 * use a u8 type here. If anybody decides to increase number of TRBs to
727 * anything larger than 256 - I can't see why people would want to do
728 * this though - then this type needs to be changed.
730 * By using u8 types we ensure that our % operator when incrementing
731 * enqueue and dequeue get optimized away by the compiler.
744 unsigned direction:1;
745 unsigned stream_capable:1;
747 /* For isochronous START TRANSFER workaround only */
749 int start_cmd_status;
753 DWC3_PHY_UNKNOWN = 0,
759 DWC3_EP0_UNKNOWN = 0,
762 DWC3_EP0_NRDY_STATUS,
765 enum dwc3_ep0_state {
772 enum dwc3_link_state {
774 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
775 DWC3_LINK_STATE_U1 = 0x01,
776 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
777 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
778 DWC3_LINK_STATE_SS_DIS = 0x04,
779 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
780 DWC3_LINK_STATE_SS_INACT = 0x06,
781 DWC3_LINK_STATE_POLL = 0x07,
782 DWC3_LINK_STATE_RECOV = 0x08,
783 DWC3_LINK_STATE_HRESET = 0x09,
784 DWC3_LINK_STATE_CMPLY = 0x0a,
785 DWC3_LINK_STATE_LPBK = 0x0b,
786 DWC3_LINK_STATE_RESET = 0x0e,
787 DWC3_LINK_STATE_RESUME = 0x0f,
788 DWC3_LINK_STATE_MASK = 0x0f,
791 /* TRB Length, PCM and Status */
792 #define DWC3_TRB_SIZE_MASK (0x00ffffff)
793 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
794 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
795 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
797 #define DWC3_TRBSTS_OK 0
798 #define DWC3_TRBSTS_MISSED_ISOC 1
799 #define DWC3_TRBSTS_SETUP_PENDING 2
800 #define DWC3_TRB_STS_XFER_IN_PROG 4
803 #define DWC3_TRB_CTRL_HWO BIT(0)
804 #define DWC3_TRB_CTRL_LST BIT(1)
805 #define DWC3_TRB_CTRL_CHN BIT(2)
806 #define DWC3_TRB_CTRL_CSP BIT(3)
807 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
808 #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
809 #define DWC3_TRB_CTRL_IOC BIT(11)
810 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
811 #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14)
813 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
814 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
815 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
816 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
817 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
818 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
819 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
820 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
821 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
824 * struct dwc3_trb - transfer request block (hw format)
838 * struct dwc3_hwparams - copy of HWPARAMS registers
839 * @hwparams0: GHWPARAMS0
840 * @hwparams1: GHWPARAMS1
841 * @hwparams2: GHWPARAMS2
842 * @hwparams3: GHWPARAMS3
843 * @hwparams4: GHWPARAMS4
844 * @hwparams5: GHWPARAMS5
845 * @hwparams6: GHWPARAMS6
846 * @hwparams7: GHWPARAMS7
847 * @hwparams8: GHWPARAMS8
849 struct dwc3_hwparams {
862 #define DWC3_MODE(n) ((n) & 0x7)
865 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
868 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
869 #define DWC3_NUM_EPS_MASK (0x3f << 12)
870 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
871 (DWC3_NUM_EPS_MASK)) >> 12)
872 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
873 (DWC3_NUM_IN_EPS_MASK)) >> 18)
876 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
879 * struct dwc3_request - representation of a transfer request
880 * @request: struct usb_request to be transferred
881 * @list: a list_head used for request queueing
882 * @dep: struct dwc3_ep owning this request
883 * @sg: pointer to first incomplete sg
884 * @start_sg: pointer to the sg which should be queued next
885 * @num_pending_sgs: counter to pending sgs
886 * @num_queued_sgs: counter to the number of sgs which already got queued
887 * @remaining: amount of data remaining
888 * @status: internal dwc3 request status tracking
889 * @epnum: endpoint number to which this request refers
890 * @trb: pointer to struct dwc3_trb
891 * @trb_dma: DMA address of @trb
892 * @num_trbs: number of TRBs used by this request
893 * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
895 * @direction: IN or OUT direction flag
896 * @mapped: true when request has been dma-mapped
898 struct dwc3_request {
899 struct usb_request request;
900 struct list_head list;
902 struct scatterlist *sg;
903 struct scatterlist *start_sg;
905 unsigned int num_pending_sgs;
906 unsigned int num_queued_sgs;
907 unsigned int remaining;
910 #define DWC3_REQUEST_STATUS_QUEUED 0
911 #define DWC3_REQUEST_STATUS_STARTED 1
912 #define DWC3_REQUEST_STATUS_DISCONNECTED 2
913 #define DWC3_REQUEST_STATUS_DEQUEUED 3
914 #define DWC3_REQUEST_STATUS_STALLED 4
915 #define DWC3_REQUEST_STATUS_COMPLETED 5
916 #define DWC3_REQUEST_STATUS_UNKNOWN -1
919 struct dwc3_trb *trb;
922 unsigned int num_trbs;
924 unsigned int needs_extra_trb:1;
925 unsigned int direction:1;
926 unsigned int mapped:1;
930 * struct dwc3_scratchpad_array - hibernation scratchpad array
931 * (format defined by hw)
933 struct dwc3_scratchpad_array {
934 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
938 * struct dwc3 - representation of our controller
939 * @drd_work: workqueue used for role swapping
940 * @ep0_trb: trb which is used for the ctrl_req
941 * @bounce: address of bounce buffer
942 * @scratchbuf: address of scratch buffer
943 * @setup_buf: used while precessing STD USB requests
944 * @ep0_trb_addr: dma address of @ep0_trb
945 * @bounce_addr: dma address of @bounce
946 * @ep0_usb_req: dummy req used while handling STD USB requests
947 * @scratch_addr: dma address of scratchbuf
948 * @ep0_in_setup: one control transfer is completed and enter setup phase
949 * @lock: for synchronizing
950 * @dev: pointer to our struct device
951 * @sysdev: pointer to the DMA-capable device
952 * @xhci: pointer to our xHCI child
953 * @xhci_resources: struct resources for our @xhci child
954 * @ev_buf: struct dwc3_event_buffer pointer
955 * @eps: endpoint array
956 * @gadget: device side representation of the peripheral controller
957 * @gadget_driver: pointer to the gadget driver
958 * @clks: array of clocks
959 * @num_clks: number of clocks
960 * @reset: reset control
961 * @regs: base address for our registers
962 * @regs_size: address space size
963 * @fladj: frame length adjustment
964 * @irq_gadget: peripheral controller's IRQ number
965 * @otg_irq: IRQ number for OTG IRQs
966 * @current_otg_role: current role of operation while using the OTG block
967 * @desired_otg_role: desired role of operation while using the OTG block
968 * @otg_restart_host: flag that OTG controller needs to restart host
969 * @nr_scratch: number of scratch buffers
970 * @u1u2: only used on revisions <1.83a for workaround
971 * @maximum_speed: maximum speed requested (mainly for testing purposes)
972 * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
973 * @gadget_max_speed: maximum gadget speed requested
974 * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
975 * rate and lane count.
976 * @ip: controller's ID
977 * @revision: controller's version of an IP
978 * @version_type: VERSIONTYPE register contents, a sub release of a revision
979 * @dr_mode: requested mode of operation
980 * @current_dr_role: current role of operation when in dual-role mode
981 * @desired_dr_role: desired role of operation when in dual-role mode
982 * @edev: extcon handle
983 * @edev_nb: extcon notifier
984 * @hsphy_mode: UTMI phy mode, one of following:
985 * - USBPHY_INTERFACE_MODE_UTMI
986 * - USBPHY_INTERFACE_MODE_UTMIW
987 * @role_sw: usb_role_switch handle
988 * @role_switch_default_mode: default operation mode of controller while
989 * usb role is USB_ROLE_NONE.
990 * @usb_psy: pointer to power supply interface.
991 * @usb2_phy: pointer to USB2 PHY
992 * @usb3_phy: pointer to USB3 PHY
993 * @usb2_generic_phy: pointer to USB2 PHY
994 * @usb3_generic_phy: pointer to USB3 PHY
995 * @phys_ready: flag to indicate that PHYs are ready
996 * @ulpi: pointer to ulpi interface
997 * @ulpi_ready: flag to indicate that ULPI is initialized
998 * @u2sel: parameter from Set SEL request.
999 * @u2pel: parameter from Set SEL request.
1000 * @u1sel: parameter from Set SEL request.
1001 * @u1pel: parameter from Set SEL request.
1002 * @num_eps: number of endpoints
1003 * @ep0_next_event: hold the next expected event
1004 * @ep0state: state of endpoint zero
1005 * @link_state: link state
1006 * @speed: device speed (super, high, full, low)
1007 * @hwparams: copy of hwparams registers
1008 * @root: debugfs root folder pointer
1009 * @regset: debugfs pointer to regdump file
1010 * @dbg_lsp_select: current debug lsp mux register selection
1011 * @test_mode: true when we're entering a USB test mode
1012 * @test_mode_nr: test feature selector
1013 * @lpm_nyet_threshold: LPM NYET response threshold
1014 * @hird_threshold: HIRD threshold
1015 * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1016 * @rx_max_burst_prd: max periodic ESS receive burst size
1017 * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1018 * @tx_max_burst_prd: max periodic ESS transmit burst size
1019 * @hsphy_interface: "utmi" or "ulpi"
1020 * @connected: true when we're connected to a host, false otherwise
1021 * @delayed_status: true when gadget driver asks for delayed status
1022 * @ep0_bounced: true when we used bounce buffer
1023 * @ep0_expect_in: true when we expect a DATA IN transfer
1024 * @has_hibernation: true when dwc3 was configured with Hibernation
1025 * @sysdev_is_parent: true when dwc3 device has a parent driver
1026 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1027 * there's now way for software to detect this in runtime.
1028 * @is_utmi_l1_suspend: the core asserts output signal
1030 * 1 - utmi_l1_suspend_n
1031 * @is_fpga: true when we are using the FPGA board
1032 * @pending_events: true when we have pending IRQs to be handled
1033 * @pullups_connected: true when Run/Stop bit is set
1034 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1035 * @three_stage_setup: set if we perform a three phase setup
1036 * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1037 * not needed for DWC_usb31 version 1.70a-ea06 and below
1038 * @usb3_lpm_capable: set if hadrware supports Link Power Management
1039 * @usb2_lpm_disable: set to disable usb2 lpm for host
1040 * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1041 * @disable_scramble_quirk: set if we enable the disable scramble quirk
1042 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1043 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1044 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1045 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1046 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1047 * @lfps_filter_quirk: set if we enable LFPS filter quirk
1048 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1049 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1050 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1051 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1052 * disabling the suspend signal to the PHY.
1053 * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1054 * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1055 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1056 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1057 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
1058 * provide a free-running PHY clock.
1059 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1061 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1062 * check during HS transmit.
1063 * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1064 * instances in park mode.
1065 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1066 * @tx_de_emphasis: Tx de-emphasis value
1067 * 0 - -6dB de-emphasis
1068 * 1 - -3.5dB de-emphasis
1069 * 2 - No de-emphasis
1071 * @dis_metastability_quirk: set to disable metastability quirk.
1072 * @dis_split_quirk: set to disable split boundary.
1073 * @imod_interval: set the interrupt moderation interval in 250ns
1074 * increments or 0 to disable.
1077 struct work_struct drd_work;
1078 struct dwc3_trb *ep0_trb;
1082 dma_addr_t ep0_trb_addr;
1083 dma_addr_t bounce_addr;
1084 dma_addr_t scratch_addr;
1085 struct dwc3_request ep0_usb_req;
1086 struct completion ep0_in_setup;
1092 struct device *sysdev;
1094 struct platform_device *xhci;
1095 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1097 struct dwc3_event_buffer *ev_buf;
1098 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
1100 struct usb_gadget *gadget;
1101 struct usb_gadget_driver *gadget_driver;
1103 struct clk_bulk_data *clks;
1106 struct reset_control *reset;
1108 struct usb_phy *usb2_phy;
1109 struct usb_phy *usb3_phy;
1111 struct phy *usb2_generic_phy;
1112 struct phy *usb3_generic_phy;
1122 enum usb_dr_mode dr_mode;
1123 u32 current_dr_role;
1124 u32 desired_dr_role;
1125 struct extcon_dev *edev;
1126 struct notifier_block edev_nb;
1127 enum usb_phy_interface hsphy_mode;
1128 struct usb_role_switch *role_sw;
1129 enum usb_dr_mode role_switch_default_mode;
1131 struct power_supply *usb_psy;
1136 u32 current_otg_role;
1137 u32 desired_otg_role;
1138 bool otg_restart_host;
1142 u32 gadget_max_speed;
1143 enum usb_ssp_rate max_ssp_rate;
1144 enum usb_ssp_rate gadget_ssp_rate;
1148 #define DWC3_IP 0x5533
1149 #define DWC31_IP 0x3331
1150 #define DWC32_IP 0x3332
1154 #define DWC3_REVISION_ANY 0x0
1155 #define DWC3_REVISION_173A 0x5533173a
1156 #define DWC3_REVISION_175A 0x5533175a
1157 #define DWC3_REVISION_180A 0x5533180a
1158 #define DWC3_REVISION_183A 0x5533183a
1159 #define DWC3_REVISION_185A 0x5533185a
1160 #define DWC3_REVISION_187A 0x5533187a
1161 #define DWC3_REVISION_188A 0x5533188a
1162 #define DWC3_REVISION_190A 0x5533190a
1163 #define DWC3_REVISION_194A 0x5533194a
1164 #define DWC3_REVISION_200A 0x5533200a
1165 #define DWC3_REVISION_202A 0x5533202a
1166 #define DWC3_REVISION_210A 0x5533210a
1167 #define DWC3_REVISION_220A 0x5533220a
1168 #define DWC3_REVISION_230A 0x5533230a
1169 #define DWC3_REVISION_240A 0x5533240a
1170 #define DWC3_REVISION_250A 0x5533250a
1171 #define DWC3_REVISION_260A 0x5533260a
1172 #define DWC3_REVISION_270A 0x5533270a
1173 #define DWC3_REVISION_280A 0x5533280a
1174 #define DWC3_REVISION_290A 0x5533290a
1175 #define DWC3_REVISION_300A 0x5533300a
1176 #define DWC3_REVISION_310A 0x5533310a
1177 #define DWC3_REVISION_330A 0x5533330a
1179 #define DWC31_REVISION_ANY 0x0
1180 #define DWC31_REVISION_110A 0x3131302a
1181 #define DWC31_REVISION_120A 0x3132302a
1182 #define DWC31_REVISION_160A 0x3136302a
1183 #define DWC31_REVISION_170A 0x3137302a
1184 #define DWC31_REVISION_180A 0x3138302a
1185 #define DWC31_REVISION_190A 0x3139302a
1187 #define DWC32_REVISION_ANY 0x0
1188 #define DWC32_REVISION_100A 0x3130302a
1192 #define DWC31_VERSIONTYPE_ANY 0x0
1193 #define DWC31_VERSIONTYPE_EA01 0x65613031
1194 #define DWC31_VERSIONTYPE_EA02 0x65613032
1195 #define DWC31_VERSIONTYPE_EA03 0x65613033
1196 #define DWC31_VERSIONTYPE_EA04 0x65613034
1197 #define DWC31_VERSIONTYPE_EA05 0x65613035
1198 #define DWC31_VERSIONTYPE_EA06 0x65613036
1200 enum dwc3_ep0_next ep0_next_event;
1201 enum dwc3_ep0_state ep0state;
1202 enum dwc3_link_state link_state;
1213 struct dwc3_hwparams hwparams;
1214 struct dentry *root;
1215 struct debugfs_regset32 *regset;
1221 u8 lpm_nyet_threshold;
1223 u8 rx_thr_num_pkt_prd;
1224 u8 rx_max_burst_prd;
1225 u8 tx_thr_num_pkt_prd;
1226 u8 tx_max_burst_prd;
1228 const char *hsphy_interface;
1230 unsigned connected:1;
1231 unsigned delayed_status:1;
1232 unsigned ep0_bounced:1;
1233 unsigned ep0_expect_in:1;
1234 unsigned has_hibernation:1;
1235 unsigned sysdev_is_parent:1;
1236 unsigned has_lpm_erratum:1;
1237 unsigned is_utmi_l1_suspend:1;
1239 unsigned pending_events:1;
1240 unsigned pullups_connected:1;
1241 unsigned setup_packet_pending:1;
1242 unsigned three_stage_setup:1;
1243 unsigned dis_start_transfer_quirk:1;
1244 unsigned usb3_lpm_capable:1;
1245 unsigned usb2_lpm_disable:1;
1246 unsigned usb2_gadget_lpm_disable:1;
1248 unsigned disable_scramble_quirk:1;
1249 unsigned u2exit_lfps_quirk:1;
1250 unsigned u2ss_inp3_quirk:1;
1251 unsigned req_p1p2p3_quirk:1;
1252 unsigned del_p1p2p3_quirk:1;
1253 unsigned del_phy_power_chg_quirk:1;
1254 unsigned lfps_filter_quirk:1;
1255 unsigned rx_detect_poll_quirk:1;
1256 unsigned dis_u3_susphy_quirk:1;
1257 unsigned dis_u2_susphy_quirk:1;
1258 unsigned dis_enblslpm_quirk:1;
1259 unsigned dis_u1_entry_quirk:1;
1260 unsigned dis_u2_entry_quirk:1;
1261 unsigned dis_rxdet_inp3_quirk:1;
1262 unsigned dis_u2_freeclk_exists_quirk:1;
1263 unsigned dis_del_phy_power_chg_quirk:1;
1264 unsigned dis_tx_ipgap_linecheck_quirk:1;
1265 unsigned parkmode_disable_ss_quirk:1;
1267 unsigned tx_de_emphasis_quirk:1;
1268 unsigned tx_de_emphasis:2;
1270 unsigned dis_metastability_quirk:1;
1272 unsigned dis_split_quirk:1;
1277 #define INCRX_BURST_MODE 0
1278 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1280 #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
1282 /* -------------------------------------------------------------------------- */
1284 struct dwc3_event_type {
1287 u32 reserved8_31:24;
1290 #define DWC3_DEPEVT_XFERCOMPLETE 0x01
1291 #define DWC3_DEPEVT_XFERINPROGRESS 0x02
1292 #define DWC3_DEPEVT_XFERNOTREADY 0x03
1293 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1294 #define DWC3_DEPEVT_STREAMEVT 0x06
1295 #define DWC3_DEPEVT_EPCMDCMPLT 0x07
1298 * struct dwc3_event_depevt - Device Endpoint Events
1299 * @one_bit: indicates this is an endpoint event (not used)
1300 * @endpoint_number: number of the endpoint
1301 * @endpoint_event: The event we have:
1303 * 0x01 - XferComplete
1304 * 0x02 - XferInProgress
1305 * 0x03 - XferNotReady
1306 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1310 * @reserved11_10: Reserved, don't use.
1311 * @status: Indicates the status of the event. Refer to databook for
1313 * @parameters: Parameters of the current event. Refer to databook for
1316 struct dwc3_event_depevt {
1318 u32 endpoint_number:5;
1319 u32 endpoint_event:4;
1320 u32 reserved11_10:2;
1323 /* Within XferNotReady */
1324 #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
1326 /* Within XferComplete or XferInProgress */
1327 #define DEPEVT_STATUS_BUSERR BIT(0)
1328 #define DEPEVT_STATUS_SHORT BIT(1)
1329 #define DEPEVT_STATUS_IOC BIT(2)
1330 #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */
1331 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1333 /* Stream event only */
1334 #define DEPEVT_STREAMEVT_FOUND 1
1335 #define DEPEVT_STREAMEVT_NOTFOUND 2
1337 /* Stream event parameter */
1338 #define DEPEVT_STREAM_PRIME 0xfffe
1339 #define DEPEVT_STREAM_NOSTREAM 0x0
1341 /* Control-only Status */
1342 #define DEPEVT_STATUS_CONTROL_DATA 1
1343 #define DEPEVT_STATUS_CONTROL_STATUS 2
1344 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1346 /* In response to Start Transfer */
1347 #define DEPEVT_TRANSFER_NO_RESOURCE 1
1348 #define DEPEVT_TRANSFER_BUS_EXPIRY 2
1352 /* For Command Complete Events */
1353 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
1357 * struct dwc3_event_devt - Device Events
1358 * @one_bit: indicates this is a non-endpoint event (not used)
1359 * @device_event: indicates it's a device event. Should read as 0x00
1360 * @type: indicates the type of device event.
1373 * 12 - VndrDevTstRcved
1374 * @reserved15_12: Reserved, not used
1375 * @event_info: Information about this event
1376 * @reserved31_25: Reserved, not used
1378 struct dwc3_event_devt {
1382 u32 reserved15_12:4;
1384 u32 reserved31_25:7;
1388 * struct dwc3_event_gevt - Other Core Events
1389 * @one_bit: indicates this is a non-endpoint event (not used)
1390 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1391 * @phy_port_number: self-explanatory
1392 * @reserved31_12: Reserved, not used.
1394 struct dwc3_event_gevt {
1397 u32 phy_port_number:4;
1398 u32 reserved31_12:20;
1402 * union dwc3_event - representation of Event Buffer contents
1403 * @raw: raw 32-bit event
1404 * @type: the type of the event
1405 * @depevt: Device Endpoint Event
1406 * @devt: Device Event
1407 * @gevt: Global Event
1411 struct dwc3_event_type type;
1412 struct dwc3_event_depevt depevt;
1413 struct dwc3_event_devt devt;
1414 struct dwc3_event_gevt gevt;
1418 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1420 * @param2: third parameter
1421 * @param1: second parameter
1422 * @param0: first parameter
1424 struct dwc3_gadget_ep_cmd_params {
1431 * DWC3 Features to be used as Driver Data
1434 #define DWC3_HAS_PERIPHERAL BIT(0)
1435 #define DWC3_HAS_XHCI BIT(1)
1436 #define DWC3_HAS_OTG BIT(3)
1439 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1440 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1441 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1443 #define DWC3_IP_IS(_ip) \
1444 (dwc->ip == _ip##_IP)
1446 #define DWC3_VER_IS(_ip, _ver) \
1447 (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1449 #define DWC3_VER_IS_PRIOR(_ip, _ver) \
1450 (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1452 #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \
1453 (DWC3_IP_IS(_ip) && \
1454 dwc->revision >= _ip##_REVISION_##_from && \
1455 (!(_ip##_REVISION_##_to) || \
1456 dwc->revision <= _ip##_REVISION_##_to))
1458 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \
1459 (DWC3_VER_IS(_ip, _ver) && \
1460 dwc->version_type >= _ip##_VERSIONTYPE_##_from && \
1461 (!(_ip##_VERSIONTYPE_##_to) || \
1462 dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1465 * dwc3_mdwidth - get MDWIDTH value in bits
1466 * @dwc: pointer to our context structure
1468 * Return MDWIDTH configuration value in bits.
1470 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1474 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1475 if (DWC3_IP_IS(DWC32))
1476 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1481 bool dwc3_has_imod(struct dwc3 *dwc);
1483 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1484 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1486 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1487 int dwc3_host_init(struct dwc3 *dwc);
1488 void dwc3_host_exit(struct dwc3 *dwc);
1490 static inline int dwc3_host_init(struct dwc3 *dwc)
1492 static inline void dwc3_host_exit(struct dwc3 *dwc)
1496 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1497 int dwc3_gadget_init(struct dwc3 *dwc);
1498 void dwc3_gadget_exit(struct dwc3 *dwc);
1499 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1500 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1501 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1502 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1503 struct dwc3_gadget_ep_cmd_params *params);
1504 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1507 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1509 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1511 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1513 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1515 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1516 enum dwc3_link_state state)
1519 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1520 struct dwc3_gadget_ep_cmd_params *params)
1522 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1527 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1528 int dwc3_drd_init(struct dwc3 *dwc);
1529 void dwc3_drd_exit(struct dwc3 *dwc);
1530 void dwc3_otg_init(struct dwc3 *dwc);
1531 void dwc3_otg_exit(struct dwc3 *dwc);
1532 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1533 void dwc3_otg_host_init(struct dwc3 *dwc);
1535 static inline int dwc3_drd_init(struct dwc3 *dwc)
1537 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1539 static inline void dwc3_otg_init(struct dwc3 *dwc)
1541 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1543 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1545 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1549 /* power management interface */
1550 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1551 int dwc3_gadget_suspend(struct dwc3 *dwc);
1552 int dwc3_gadget_resume(struct dwc3 *dwc);
1553 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1555 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1560 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1565 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1568 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1570 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1571 int dwc3_ulpi_init(struct dwc3 *dwc);
1572 void dwc3_ulpi_exit(struct dwc3 *dwc);
1574 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1576 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1580 #endif /* __DRIVERS_USB_DWC3_CORE_H */