1 // SPDX-License-Identifier: GPL-2.0
3 * core.c - DesignWare USB3 DRD Controller Core file
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
11 #include <linux/clk.h>
12 #include <linux/version.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/slab.h>
16 #include <linux/spinlock.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/interrupt.h>
20 #include <linux/ioport.h>
22 #include <linux/list.h>
23 #include <linux/delay.h>
24 #include <linux/dma-mapping.h>
26 #include <linux/acpi.h>
27 #include <linux/pinctrl/consumer.h>
28 #include <linux/reset.h>
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
32 #include <linux/usb/of.h>
33 #include <linux/usb/otg.h>
41 #define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
44 * dwc3_get_dr_mode - Validates and sets dr_mode
45 * @dwc: pointer to our context structure
47 static int dwc3_get_dr_mode(struct dwc3 *dwc)
49 enum usb_dr_mode mode;
50 struct device *dev = dwc->dev;
53 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
54 dwc->dr_mode = USB_DR_MODE_OTG;
57 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
60 case DWC3_GHWPARAMS0_MODE_GADGET:
61 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
63 "Controller does not support host mode.\n");
66 mode = USB_DR_MODE_PERIPHERAL;
68 case DWC3_GHWPARAMS0_MODE_HOST:
69 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
71 "Controller does not support device mode.\n");
74 mode = USB_DR_MODE_HOST;
77 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
78 mode = USB_DR_MODE_HOST;
79 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
80 mode = USB_DR_MODE_PERIPHERAL;
83 * DWC_usb31 and DWC_usb3 v3.30a and higher do not support OTG
84 * mode. If the controller supports DRD but the dr_mode is not
85 * specified or set to OTG, then set the mode to peripheral.
87 if (mode == USB_DR_MODE_OTG &&
88 (!IS_ENABLED(CONFIG_USB_ROLE_SWITCH) ||
89 !device_property_read_bool(dwc->dev, "usb-role-switch")) &&
90 !DWC3_VER_IS_PRIOR(DWC3, 330A))
91 mode = USB_DR_MODE_PERIPHERAL;
94 if (mode != dwc->dr_mode) {
96 "Configuration mismatch. dr_mode forced to %s\n",
97 mode == USB_DR_MODE_HOST ? "host" : "gadget");
105 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
109 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
110 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
111 reg |= DWC3_GCTL_PRTCAPDIR(mode);
112 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
114 dwc->current_dr_role = mode;
117 static int dwc3_core_soft_reset(struct dwc3 *dwc);
119 static void __dwc3_set_mode(struct work_struct *work)
121 struct dwc3 *dwc = work_to_dwc(work);
126 mutex_lock(&dwc->mutex);
128 pm_runtime_get_sync(dwc->dev);
130 if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_OTG)
131 dwc3_otg_update(dwc, 0);
133 if (!dwc->desired_dr_role)
136 if (dwc->desired_dr_role == dwc->current_dr_role)
139 if (dwc->desired_dr_role == DWC3_GCTL_PRTCAP_OTG && dwc->edev)
142 switch (dwc->current_dr_role) {
143 case DWC3_GCTL_PRTCAP_HOST:
146 case DWC3_GCTL_PRTCAP_DEVICE:
147 dwc3_gadget_exit(dwc);
148 dwc3_event_buffers_cleanup(dwc);
150 case DWC3_GCTL_PRTCAP_OTG:
152 spin_lock_irqsave(&dwc->lock, flags);
153 dwc->desired_otg_role = DWC3_OTG_ROLE_IDLE;
154 spin_unlock_irqrestore(&dwc->lock, flags);
155 dwc3_otg_update(dwc, 1);
161 /* For DRD host or device mode only */
162 if (dwc->desired_dr_role != DWC3_GCTL_PRTCAP_OTG) {
163 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
164 reg |= DWC3_GCTL_CORESOFTRESET;
165 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
168 * Wait for internal clocks to synchronized. DWC_usb31 and
169 * DWC_usb32 may need at least 50ms (less for DWC_usb3). To
170 * keep it consistent across different IPs, let's wait up to
171 * 100ms before clearing GCTL.CORESOFTRESET.
175 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
176 reg &= ~DWC3_GCTL_CORESOFTRESET;
177 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
180 spin_lock_irqsave(&dwc->lock, flags);
182 dwc3_set_prtcap(dwc, dwc->desired_dr_role);
184 spin_unlock_irqrestore(&dwc->lock, flags);
186 switch (dwc->desired_dr_role) {
187 case DWC3_GCTL_PRTCAP_HOST:
188 ret = dwc3_host_init(dwc);
190 dev_err(dwc->dev, "failed to initialize host\n");
193 otg_set_vbus(dwc->usb2_phy->otg, true);
194 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
195 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
196 if (dwc->dis_split_quirk) {
197 reg = dwc3_readl(dwc->regs, DWC3_GUCTL3);
198 reg |= DWC3_GUCTL3_SPLITDISABLE;
199 dwc3_writel(dwc->regs, DWC3_GUCTL3, reg);
203 case DWC3_GCTL_PRTCAP_DEVICE:
204 dwc3_core_soft_reset(dwc);
206 dwc3_event_buffers_setup(dwc);
209 otg_set_vbus(dwc->usb2_phy->otg, false);
210 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
211 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
213 ret = dwc3_gadget_init(dwc);
215 dev_err(dwc->dev, "failed to initialize peripheral\n");
217 case DWC3_GCTL_PRTCAP_OTG:
219 dwc3_otg_update(dwc, 0);
226 pm_runtime_mark_last_busy(dwc->dev);
227 pm_runtime_put_autosuspend(dwc->dev);
228 mutex_unlock(&dwc->mutex);
231 void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
235 if (dwc->dr_mode != USB_DR_MODE_OTG)
238 spin_lock_irqsave(&dwc->lock, flags);
239 dwc->desired_dr_role = mode;
240 spin_unlock_irqrestore(&dwc->lock, flags);
242 queue_work(system_freezable_wq, &dwc->drd_work);
245 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
247 struct dwc3 *dwc = dep->dwc;
250 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
251 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
252 DWC3_GDBGFIFOSPACE_TYPE(type));
254 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
256 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
260 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
261 * @dwc: pointer to our context structure
263 static int dwc3_core_soft_reset(struct dwc3 *dwc)
269 * We're resetting only the device side because, if we're in host mode,
270 * XHCI driver will reset the host block. If dwc3 was configured for
271 * host-only mode, then we can return early.
273 if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST)
276 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
277 reg |= DWC3_DCTL_CSFTRST;
278 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
281 * For DWC_usb31 controller 1.90a and later, the DCTL.CSFRST bit
282 * is cleared only after all the clocks are synchronized. This can
283 * take a little more than 50ms. Set the polling rate at 20ms
284 * for 10 times instead.
286 if (DWC3_VER_IS_WITHIN(DWC31, 190A, ANY) || DWC3_IP_IS(DWC32))
290 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
291 if (!(reg & DWC3_DCTL_CSFTRST))
294 if (DWC3_VER_IS_WITHIN(DWC31, 190A, ANY) || DWC3_IP_IS(DWC32))
304 * For DWC_usb31 controller 1.80a and prior, once DCTL.CSFRST bit
305 * is cleared, we must wait at least 50ms before accessing the PHY
306 * domain (synchronization delay).
308 if (DWC3_VER_IS_WITHIN(DWC31, ANY, 180A))
315 * dwc3_frame_length_adjustment - Adjusts frame length if required
316 * @dwc3: Pointer to our controller context structure
318 static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
323 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
329 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
330 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
331 if (dft != dwc->fladj) {
332 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
333 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
334 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
339 * dwc3_free_one_event_buffer - Frees one event buffer
340 * @dwc: Pointer to our controller context structure
341 * @evt: Pointer to event buffer to be freed
343 static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
344 struct dwc3_event_buffer *evt)
346 dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
350 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
351 * @dwc: Pointer to our controller context structure
352 * @length: size of the event buffer
354 * Returns a pointer to the allocated event buffer structure on success
355 * otherwise ERR_PTR(errno).
357 static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
360 struct dwc3_event_buffer *evt;
362 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
364 return ERR_PTR(-ENOMEM);
367 evt->length = length;
368 evt->cache = devm_kzalloc(dwc->dev, length, GFP_KERNEL);
370 return ERR_PTR(-ENOMEM);
372 evt->buf = dma_alloc_coherent(dwc->sysdev, length,
373 &evt->dma, GFP_KERNEL);
375 return ERR_PTR(-ENOMEM);
381 * dwc3_free_event_buffers - frees all allocated event buffers
382 * @dwc: Pointer to our controller context structure
384 static void dwc3_free_event_buffers(struct dwc3 *dwc)
386 struct dwc3_event_buffer *evt;
390 dwc3_free_one_event_buffer(dwc, evt);
394 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
395 * @dwc: pointer to our controller context structure
396 * @length: size of event buffer
398 * Returns 0 on success otherwise negative errno. In the error case, dwc
399 * may contain some buffers allocated but not all which were requested.
401 static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
403 struct dwc3_event_buffer *evt;
405 evt = dwc3_alloc_one_event_buffer(dwc, length);
407 dev_err(dwc->dev, "can't allocate event buffer\n");
416 * dwc3_event_buffers_setup - setup our allocated event buffers
417 * @dwc: pointer to our controller context structure
419 * Returns 0 on success otherwise negative errno.
421 int dwc3_event_buffers_setup(struct dwc3 *dwc)
423 struct dwc3_event_buffer *evt;
427 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
428 lower_32_bits(evt->dma));
429 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
430 upper_32_bits(evt->dma));
431 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
432 DWC3_GEVNTSIZ_SIZE(evt->length));
433 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
438 void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
440 struct dwc3_event_buffer *evt;
446 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
447 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
448 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
449 | DWC3_GEVNTSIZ_SIZE(0));
450 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
453 static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
455 if (!dwc->has_hibernation)
458 if (!dwc->nr_scratch)
461 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
462 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
463 if (!dwc->scratchbuf)
469 static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
471 dma_addr_t scratch_addr;
475 if (!dwc->has_hibernation)
478 if (!dwc->nr_scratch)
481 /* should never fall here */
482 if (!WARN_ON(dwc->scratchbuf))
485 scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
486 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
488 if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
489 dev_err(dwc->sysdev, "failed to map scratch buffer\n");
494 dwc->scratch_addr = scratch_addr;
496 param = lower_32_bits(scratch_addr);
498 ret = dwc3_send_gadget_generic_command(dwc,
499 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
503 param = upper_32_bits(scratch_addr);
505 ret = dwc3_send_gadget_generic_command(dwc,
506 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
513 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
514 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
520 static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
522 if (!dwc->has_hibernation)
525 if (!dwc->nr_scratch)
528 /* should never fall here */
529 if (!WARN_ON(dwc->scratchbuf))
532 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
533 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
534 kfree(dwc->scratchbuf);
537 static void dwc3_core_num_eps(struct dwc3 *dwc)
539 struct dwc3_hwparams *parms = &dwc->hwparams;
541 dwc->num_eps = DWC3_NUM_EPS(parms);
544 static void dwc3_cache_hwparams(struct dwc3 *dwc)
546 struct dwc3_hwparams *parms = &dwc->hwparams;
548 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
549 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
550 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
551 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
552 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
553 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
554 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
555 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
556 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
558 if (DWC3_IP_IS(DWC32))
559 parms->hwparams9 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS9);
562 static int dwc3_core_ulpi_init(struct dwc3 *dwc)
567 intf = DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3);
569 if (intf == DWC3_GHWPARAMS3_HSPHY_IFC_ULPI ||
570 (intf == DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI &&
571 dwc->hsphy_interface &&
572 !strncmp(dwc->hsphy_interface, "ulpi", 4)))
573 ret = dwc3_ulpi_init(dwc);
579 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
580 * @dwc: Pointer to our controller context structure
582 * Returns 0 on success. The USB PHY interfaces are configured but not
583 * initialized. The PHY interfaces and the PHYs get initialized together with
584 * the core in dwc3_core_init.
586 static int dwc3_phy_setup(struct dwc3 *dwc)
588 unsigned int hw_mode;
591 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
593 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
596 * Make sure UX_EXIT_PX is cleared as that causes issues with some
597 * PHYs. Also, this bit is not supposed to be used in normal operation.
599 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
602 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
603 * to '0' during coreConsultant configuration. So default value
604 * will be '0' when the core is reset. Application needs to set it
605 * to '1' after the core initialization is completed.
607 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A))
608 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
611 * For DRD controllers, GUSB3PIPECTL.SUSPENDENABLE must be cleared after
612 * power-on reset, and it can be set after core initialization, which is
613 * after device soft-reset during initialization.
615 if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
616 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
618 if (dwc->u2ss_inp3_quirk)
619 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
621 if (dwc->dis_rxdet_inp3_quirk)
622 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
624 if (dwc->req_p1p2p3_quirk)
625 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
627 if (dwc->del_p1p2p3_quirk)
628 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
630 if (dwc->del_phy_power_chg_quirk)
631 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
633 if (dwc->lfps_filter_quirk)
634 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
636 if (dwc->rx_detect_poll_quirk)
637 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
639 if (dwc->tx_de_emphasis_quirk)
640 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
642 if (dwc->dis_u3_susphy_quirk)
643 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
645 if (dwc->dis_del_phy_power_chg_quirk)
646 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
648 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
650 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
652 /* Select the HS PHY interface */
653 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
654 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
655 if (dwc->hsphy_interface &&
656 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
657 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
659 } else if (dwc->hsphy_interface &&
660 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
661 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
662 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
664 /* Relying on default value. */
665 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
669 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
674 switch (dwc->hsphy_mode) {
675 case USBPHY_INTERFACE_MODE_UTMI:
676 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
677 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
678 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
679 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
681 case USBPHY_INTERFACE_MODE_UTMIW:
682 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
683 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
684 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
685 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
692 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
693 * '0' during coreConsultant configuration. So default value will
694 * be '0' when the core is reset. Application needs to set it to
695 * '1' after the core initialization is completed.
697 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A))
698 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
701 * For DRD controllers, GUSB2PHYCFG.SUSPHY must be cleared after
702 * power-on reset, and it can be set after core initialization, which is
703 * after device soft-reset during initialization.
705 if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD)
706 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
708 if (dwc->dis_u2_susphy_quirk)
709 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
711 if (dwc->dis_enblslpm_quirk)
712 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
714 reg |= DWC3_GUSB2PHYCFG_ENBLSLPM;
716 if (dwc->dis_u2_freeclk_exists_quirk)
717 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
719 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
724 static void dwc3_core_exit(struct dwc3 *dwc)
726 dwc3_event_buffers_cleanup(dwc);
728 usb_phy_shutdown(dwc->usb2_phy);
729 usb_phy_shutdown(dwc->usb3_phy);
730 phy_exit(dwc->usb2_generic_phy);
731 phy_exit(dwc->usb3_generic_phy);
733 usb_phy_set_suspend(dwc->usb2_phy, 1);
734 usb_phy_set_suspend(dwc->usb3_phy, 1);
735 phy_power_off(dwc->usb2_generic_phy);
736 phy_power_off(dwc->usb3_generic_phy);
737 clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
738 reset_control_assert(dwc->reset);
741 static bool dwc3_core_is_valid(struct dwc3 *dwc)
745 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
746 dwc->ip = DWC3_GSNPS_ID(reg);
748 /* This should read as U3 followed by revision number */
749 if (DWC3_IP_IS(DWC3)) {
751 } else if (DWC3_IP_IS(DWC31) || DWC3_IP_IS(DWC32)) {
752 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
753 dwc->version_type = dwc3_readl(dwc->regs, DWC3_VER_TYPE);
761 static void dwc3_core_setup_global_control(struct dwc3 *dwc)
763 u32 hwparams4 = dwc->hwparams.hwparams4;
766 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
767 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
769 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
770 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
772 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
773 * issue which would cause xHCI compliance tests to fail.
775 * Because of that we cannot enable clock gating on such
780 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
783 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
784 dwc->dr_mode == USB_DR_MODE_OTG) &&
785 DWC3_VER_IS_WITHIN(DWC3, 210A, 250A))
786 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
788 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
790 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
791 /* enable hibernation here */
792 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
795 * REVISIT Enabling this bit so that host-mode hibernation
796 * will work. Device-mode hibernation is not yet implemented.
798 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
805 /* check if current dwc3 is on simulation board */
806 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
807 dev_info(dwc->dev, "Running with FPGA optimizations\n");
811 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
812 "disable_scramble cannot be used on non-FPGA builds\n");
814 if (dwc->disable_scramble_quirk && dwc->is_fpga)
815 reg |= DWC3_GCTL_DISSCRAMBLE;
817 reg &= ~DWC3_GCTL_DISSCRAMBLE;
819 if (dwc->u2exit_lfps_quirk)
820 reg |= DWC3_GCTL_U2EXIT_LFPS;
823 * WORKAROUND: DWC3 revisions <1.90a have a bug
824 * where the device can fail to connect at SuperSpeed
825 * and falls back to high-speed mode which causes
826 * the device to enter a Connect/Disconnect loop
828 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
829 reg |= DWC3_GCTL_U2RSTECN;
831 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
834 static int dwc3_core_get_phy(struct dwc3 *dwc);
835 static int dwc3_core_ulpi_init(struct dwc3 *dwc);
837 /* set global incr burst type configuration registers */
838 static void dwc3_set_incr_burst_type(struct dwc3 *dwc)
840 struct device *dev = dwc->dev;
841 /* incrx_mode : for INCR burst type. */
843 /* incrx_size : for size of INCRX burst. */
851 cfg = dwc3_readl(dwc->regs, DWC3_GSBUSCFG0);
854 * Handle property "snps,incr-burst-type-adjustment".
855 * Get the number of value from this property:
856 * result <= 0, means this property is not supported.
857 * result = 1, means INCRx burst mode supported.
858 * result > 1, means undefined length burst mode supported.
860 ntype = device_property_count_u32(dev, "snps,incr-burst-type-adjustment");
864 vals = kcalloc(ntype, sizeof(u32), GFP_KERNEL);
866 dev_err(dev, "Error to get memory\n");
870 /* Get INCR burst type, and parse it */
871 ret = device_property_read_u32_array(dev,
872 "snps,incr-burst-type-adjustment", vals, ntype);
875 dev_err(dev, "Error to get property\n");
882 /* INCRX (undefined length) burst mode */
883 incrx_mode = INCRX_UNDEF_LENGTH_BURST_MODE;
884 for (i = 1; i < ntype; i++) {
885 if (vals[i] > incrx_size)
886 incrx_size = vals[i];
889 /* INCRX burst mode */
890 incrx_mode = INCRX_BURST_MODE;
895 /* Enable Undefined Length INCR Burst and Enable INCRx Burst */
896 cfg &= ~DWC3_GSBUSCFG0_INCRBRST_MASK;
898 cfg |= DWC3_GSBUSCFG0_INCRBRSTENA;
899 switch (incrx_size) {
901 cfg |= DWC3_GSBUSCFG0_INCR256BRSTENA;
904 cfg |= DWC3_GSBUSCFG0_INCR128BRSTENA;
907 cfg |= DWC3_GSBUSCFG0_INCR64BRSTENA;
910 cfg |= DWC3_GSBUSCFG0_INCR32BRSTENA;
913 cfg |= DWC3_GSBUSCFG0_INCR16BRSTENA;
916 cfg |= DWC3_GSBUSCFG0_INCR8BRSTENA;
919 cfg |= DWC3_GSBUSCFG0_INCR4BRSTENA;
924 dev_err(dev, "Invalid property\n");
928 dwc3_writel(dwc->regs, DWC3_GSBUSCFG0, cfg);
932 * dwc3_core_init - Low-level initialization of DWC3 Core
933 * @dwc: Pointer to our controller context structure
935 * Returns 0 on success otherwise negative errno.
937 static int dwc3_core_init(struct dwc3 *dwc)
939 unsigned int hw_mode;
943 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
946 * Write Linux Version Code to our GUID register so it's easy to figure
947 * out which kernel version a bug was found.
949 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
951 ret = dwc3_phy_setup(dwc);
955 if (!dwc->ulpi_ready) {
956 ret = dwc3_core_ulpi_init(dwc);
959 dwc->ulpi_ready = true;
962 if (!dwc->phys_ready) {
963 ret = dwc3_core_get_phy(dwc);
966 dwc->phys_ready = true;
969 usb_phy_init(dwc->usb2_phy);
970 usb_phy_init(dwc->usb3_phy);
971 ret = phy_init(dwc->usb2_generic_phy);
975 ret = phy_init(dwc->usb3_generic_phy);
977 phy_exit(dwc->usb2_generic_phy);
981 ret = dwc3_core_soft_reset(dwc);
985 if (hw_mode == DWC3_GHWPARAMS0_MODE_DRD &&
986 !DWC3_VER_IS_WITHIN(DWC3, ANY, 194A)) {
987 if (!dwc->dis_u3_susphy_quirk) {
988 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
989 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
990 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
993 if (!dwc->dis_u2_susphy_quirk) {
994 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
995 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
996 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1000 dwc3_core_setup_global_control(dwc);
1001 dwc3_core_num_eps(dwc);
1003 ret = dwc3_setup_scratch_buffers(dwc);
1007 /* Adjust Frame Length */
1008 dwc3_frame_length_adjustment(dwc);
1010 dwc3_set_incr_burst_type(dwc);
1012 usb_phy_set_suspend(dwc->usb2_phy, 0);
1013 usb_phy_set_suspend(dwc->usb3_phy, 0);
1014 ret = phy_power_on(dwc->usb2_generic_phy);
1018 ret = phy_power_on(dwc->usb3_generic_phy);
1022 ret = dwc3_event_buffers_setup(dwc);
1024 dev_err(dwc->dev, "failed to setup event buffers\n");
1029 * ENDXFER polling is available on version 3.10a and later of
1030 * the DWC_usb3 controller. It is NOT available in the
1031 * DWC_usb31 controller.
1033 if (DWC3_VER_IS_WITHIN(DWC3, 310A, ANY)) {
1034 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
1035 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
1036 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
1039 if (!DWC3_VER_IS_PRIOR(DWC3, 250A)) {
1040 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
1043 * Enable hardware control of sending remote wakeup
1044 * in HS when the device is in the L1 state.
1046 if (!DWC3_VER_IS_PRIOR(DWC3, 290A))
1047 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
1050 * Decouple USB 2.0 L1 & L2 events which will allow for
1051 * gadget driver to only receive U3/L2 suspend & wakeup
1052 * events and prevent the more frequent L1 LPM transitions
1053 * from interrupting the driver.
1055 if (!DWC3_VER_IS_PRIOR(DWC3, 300A))
1056 reg |= DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT;
1058 if (dwc->dis_tx_ipgap_linecheck_quirk)
1059 reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
1061 if (dwc->parkmode_disable_ss_quirk)
1062 reg |= DWC3_GUCTL1_PARKMODE_DISABLE_SS;
1064 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
1067 if (dwc->dr_mode == USB_DR_MODE_HOST ||
1068 dwc->dr_mode == USB_DR_MODE_OTG) {
1069 reg = dwc3_readl(dwc->regs, DWC3_GUCTL);
1072 * Enable Auto retry Feature to make the controller operating in
1073 * Host mode on seeing transaction errors(CRC errors or internal
1074 * overrun scenerios) on IN transfers to reply to the device
1075 * with a non-terminating retry ACK (i.e, an ACK transcation
1076 * packet with Retry=1 & Nump != 0)
1078 reg |= DWC3_GUCTL_HSTINAUTORETRY;
1080 dwc3_writel(dwc->regs, DWC3_GUCTL, reg);
1084 * Must config both number of packets and max burst settings to enable
1085 * RX and/or TX threshold.
1087 if (!DWC3_IP_IS(DWC3) && dwc->dr_mode == USB_DR_MODE_HOST) {
1088 u8 rx_thr_num = dwc->rx_thr_num_pkt_prd;
1089 u8 rx_maxburst = dwc->rx_max_burst_prd;
1090 u8 tx_thr_num = dwc->tx_thr_num_pkt_prd;
1091 u8 tx_maxburst = dwc->tx_max_burst_prd;
1093 if (rx_thr_num && rx_maxburst) {
1094 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1095 reg |= DWC31_RXTHRNUMPKTSEL_PRD;
1097 reg &= ~DWC31_RXTHRNUMPKT_PRD(~0);
1098 reg |= DWC31_RXTHRNUMPKT_PRD(rx_thr_num);
1100 reg &= ~DWC31_MAXRXBURSTSIZE_PRD(~0);
1101 reg |= DWC31_MAXRXBURSTSIZE_PRD(rx_maxburst);
1103 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1106 if (tx_thr_num && tx_maxburst) {
1107 reg = dwc3_readl(dwc->regs, DWC3_GTXTHRCFG);
1108 reg |= DWC31_TXTHRNUMPKTSEL_PRD;
1110 reg &= ~DWC31_TXTHRNUMPKT_PRD(~0);
1111 reg |= DWC31_TXTHRNUMPKT_PRD(tx_thr_num);
1113 reg &= ~DWC31_MAXTXBURSTSIZE_PRD(~0);
1114 reg |= DWC31_MAXTXBURSTSIZE_PRD(tx_maxburst);
1116 dwc3_writel(dwc->regs, DWC3_GTXTHRCFG, reg);
1123 phy_power_off(dwc->usb3_generic_phy);
1126 phy_power_off(dwc->usb2_generic_phy);
1129 usb_phy_set_suspend(dwc->usb2_phy, 1);
1130 usb_phy_set_suspend(dwc->usb3_phy, 1);
1133 usb_phy_shutdown(dwc->usb2_phy);
1134 usb_phy_shutdown(dwc->usb3_phy);
1135 phy_exit(dwc->usb2_generic_phy);
1136 phy_exit(dwc->usb3_generic_phy);
1139 dwc3_ulpi_exit(dwc);
1145 static int dwc3_core_get_phy(struct dwc3 *dwc)
1147 struct device *dev = dwc->dev;
1148 struct device_node *node = dev->of_node;
1152 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
1153 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
1155 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
1156 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
1159 if (IS_ERR(dwc->usb2_phy)) {
1160 ret = PTR_ERR(dwc->usb2_phy);
1161 if (ret == -ENXIO || ret == -ENODEV) {
1162 dwc->usb2_phy = NULL;
1164 return dev_err_probe(dev, ret, "no usb2 phy configured\n");
1168 if (IS_ERR(dwc->usb3_phy)) {
1169 ret = PTR_ERR(dwc->usb3_phy);
1170 if (ret == -ENXIO || ret == -ENODEV) {
1171 dwc->usb3_phy = NULL;
1173 return dev_err_probe(dev, ret, "no usb3 phy configured\n");
1177 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
1178 if (IS_ERR(dwc->usb2_generic_phy)) {
1179 ret = PTR_ERR(dwc->usb2_generic_phy);
1180 if (ret == -ENOSYS || ret == -ENODEV) {
1181 dwc->usb2_generic_phy = NULL;
1183 return dev_err_probe(dev, ret, "no usb2 phy configured\n");
1187 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
1188 if (IS_ERR(dwc->usb3_generic_phy)) {
1189 ret = PTR_ERR(dwc->usb3_generic_phy);
1190 if (ret == -ENOSYS || ret == -ENODEV) {
1191 dwc->usb3_generic_phy = NULL;
1193 return dev_err_probe(dev, ret, "no usb3 phy configured\n");
1200 static int dwc3_core_init_mode(struct dwc3 *dwc)
1202 struct device *dev = dwc->dev;
1205 switch (dwc->dr_mode) {
1206 case USB_DR_MODE_PERIPHERAL:
1207 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1210 otg_set_vbus(dwc->usb2_phy->otg, false);
1211 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
1212 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
1214 ret = dwc3_gadget_init(dwc);
1216 return dev_err_probe(dev, ret, "failed to initialize gadget\n");
1218 case USB_DR_MODE_HOST:
1219 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1222 otg_set_vbus(dwc->usb2_phy->otg, true);
1223 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
1224 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
1226 ret = dwc3_host_init(dwc);
1228 return dev_err_probe(dev, ret, "failed to initialize host\n");
1230 case USB_DR_MODE_OTG:
1231 INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
1232 ret = dwc3_drd_init(dwc);
1234 return dev_err_probe(dev, ret, "failed to initialize dual-role\n");
1237 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
1244 static void dwc3_core_exit_mode(struct dwc3 *dwc)
1246 switch (dwc->dr_mode) {
1247 case USB_DR_MODE_PERIPHERAL:
1248 dwc3_gadget_exit(dwc);
1250 case USB_DR_MODE_HOST:
1251 dwc3_host_exit(dwc);
1253 case USB_DR_MODE_OTG:
1261 /* de-assert DRVVBUS for HOST and OTG mode */
1262 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1265 static void dwc3_get_properties(struct dwc3 *dwc)
1267 struct device *dev = dwc->dev;
1268 u8 lpm_nyet_threshold;
1271 u8 rx_thr_num_pkt_prd;
1272 u8 rx_max_burst_prd;
1273 u8 tx_thr_num_pkt_prd;
1274 u8 tx_max_burst_prd;
1275 u8 tx_fifo_resize_max_num;
1276 const char *usb_psy_name;
1279 /* default to highest possible threshold */
1280 lpm_nyet_threshold = 0xf;
1282 /* default to -3.5dB de-emphasis */
1286 * default to assert utmi_sleep_n and use maximum allowed HIRD
1287 * threshold value of 0b1100
1289 hird_threshold = 12;
1292 * default to a TXFIFO size large enough to fit 6 max packets. This
1293 * allows for systems with larger bus latencies to have some headroom
1294 * for endpoints that have a large bMaxBurst value.
1296 tx_fifo_resize_max_num = 6;
1298 dwc->maximum_speed = usb_get_maximum_speed(dev);
1299 dwc->max_ssp_rate = usb_get_maximum_ssp_rate(dev);
1300 dwc->dr_mode = usb_get_dr_mode(dev);
1301 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
1303 dwc->sysdev_is_parent = device_property_read_bool(dev,
1304 "linux,sysdev_is_parent");
1305 if (dwc->sysdev_is_parent)
1306 dwc->sysdev = dwc->dev->parent;
1308 dwc->sysdev = dwc->dev;
1310 ret = device_property_read_string(dev, "usb-psy-name", &usb_psy_name);
1312 dwc->usb_psy = power_supply_get_by_name(usb_psy_name);
1314 dev_err(dev, "couldn't get usb power supply\n");
1317 dwc->has_lpm_erratum = device_property_read_bool(dev,
1318 "snps,has-lpm-erratum");
1319 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
1320 &lpm_nyet_threshold);
1321 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
1322 "snps,is-utmi-l1-suspend");
1323 device_property_read_u8(dev, "snps,hird-threshold",
1325 dwc->dis_start_transfer_quirk = device_property_read_bool(dev,
1326 "snps,dis-start-transfer-quirk");
1327 dwc->usb3_lpm_capable = device_property_read_bool(dev,
1328 "snps,usb3_lpm_capable");
1329 dwc->usb2_lpm_disable = device_property_read_bool(dev,
1330 "snps,usb2-lpm-disable");
1331 dwc->usb2_gadget_lpm_disable = device_property_read_bool(dev,
1332 "snps,usb2-gadget-lpm-disable");
1333 device_property_read_u8(dev, "snps,rx-thr-num-pkt-prd",
1334 &rx_thr_num_pkt_prd);
1335 device_property_read_u8(dev, "snps,rx-max-burst-prd",
1337 device_property_read_u8(dev, "snps,tx-thr-num-pkt-prd",
1338 &tx_thr_num_pkt_prd);
1339 device_property_read_u8(dev, "snps,tx-max-burst-prd",
1341 dwc->do_fifo_resize = device_property_read_bool(dev,
1343 if (dwc->do_fifo_resize)
1344 device_property_read_u8(dev, "tx-fifo-max-num",
1345 &tx_fifo_resize_max_num);
1347 dwc->disable_scramble_quirk = device_property_read_bool(dev,
1348 "snps,disable_scramble_quirk");
1349 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
1350 "snps,u2exit_lfps_quirk");
1351 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
1352 "snps,u2ss_inp3_quirk");
1353 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
1354 "snps,req_p1p2p3_quirk");
1355 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
1356 "snps,del_p1p2p3_quirk");
1357 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
1358 "snps,del_phy_power_chg_quirk");
1359 dwc->lfps_filter_quirk = device_property_read_bool(dev,
1360 "snps,lfps_filter_quirk");
1361 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
1362 "snps,rx_detect_poll_quirk");
1363 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
1364 "snps,dis_u3_susphy_quirk");
1365 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
1366 "snps,dis_u2_susphy_quirk");
1367 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1368 "snps,dis_enblslpm_quirk");
1369 dwc->dis_u1_entry_quirk = device_property_read_bool(dev,
1370 "snps,dis-u1-entry-quirk");
1371 dwc->dis_u2_entry_quirk = device_property_read_bool(dev,
1372 "snps,dis-u2-entry-quirk");
1373 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1374 "snps,dis_rxdet_inp3_quirk");
1375 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1376 "snps,dis-u2-freeclk-exists-quirk");
1377 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1378 "snps,dis-del-phy-power-chg-quirk");
1379 dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
1380 "snps,dis-tx-ipgap-linecheck-quirk");
1381 dwc->parkmode_disable_ss_quirk = device_property_read_bool(dev,
1382 "snps,parkmode-disable-ss-quirk");
1384 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
1385 "snps,tx_de_emphasis_quirk");
1386 device_property_read_u8(dev, "snps,tx_de_emphasis",
1388 device_property_read_string(dev, "snps,hsphy_interface",
1389 &dwc->hsphy_interface);
1390 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
1393 dwc->dis_metastability_quirk = device_property_read_bool(dev,
1394 "snps,dis_metastability_quirk");
1396 dwc->dis_split_quirk = device_property_read_bool(dev,
1397 "snps,dis-split-quirk");
1399 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
1400 dwc->tx_de_emphasis = tx_de_emphasis;
1402 dwc->hird_threshold = hird_threshold;
1404 dwc->rx_thr_num_pkt_prd = rx_thr_num_pkt_prd;
1405 dwc->rx_max_burst_prd = rx_max_burst_prd;
1407 dwc->tx_thr_num_pkt_prd = tx_thr_num_pkt_prd;
1408 dwc->tx_max_burst_prd = tx_max_burst_prd;
1410 dwc->imod_interval = 0;
1412 dwc->tx_fifo_resize_max_num = tx_fifo_resize_max_num;
1415 /* check whether the core supports IMOD */
1416 bool dwc3_has_imod(struct dwc3 *dwc)
1418 return DWC3_VER_IS_WITHIN(DWC3, 300A, ANY) ||
1419 DWC3_VER_IS_WITHIN(DWC31, 120A, ANY) ||
1423 static void dwc3_check_params(struct dwc3 *dwc)
1425 struct device *dev = dwc->dev;
1426 unsigned int hwparam_gen =
1427 DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3);
1429 /* Check for proper value of imod_interval */
1430 if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1431 dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1432 dwc->imod_interval = 0;
1436 * Workaround for STAR 9000961433 which affects only version
1437 * 3.00a of the DWC_usb3 core. This prevents the controller
1438 * interrupt from being masked while handling events. IMOD
1439 * allows us to work around this issue. Enable it for the
1442 if (!dwc->imod_interval &&
1443 DWC3_VER_IS(DWC3, 300A))
1444 dwc->imod_interval = 1;
1446 /* Check the maximum_speed parameter */
1447 switch (dwc->maximum_speed) {
1448 case USB_SPEED_FULL:
1449 case USB_SPEED_HIGH:
1451 case USB_SPEED_SUPER:
1452 if (hwparam_gen == DWC3_GHWPARAMS3_SSPHY_IFC_DIS)
1453 dev_warn(dev, "UDC doesn't support Gen 1\n");
1455 case USB_SPEED_SUPER_PLUS:
1456 if ((DWC3_IP_IS(DWC32) &&
1457 hwparam_gen == DWC3_GHWPARAMS3_SSPHY_IFC_DIS) ||
1458 (!DWC3_IP_IS(DWC32) &&
1459 hwparam_gen != DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1460 dev_warn(dev, "UDC doesn't support SSP\n");
1463 dev_err(dev, "invalid maximum_speed parameter %d\n",
1464 dwc->maximum_speed);
1466 case USB_SPEED_UNKNOWN:
1467 switch (hwparam_gen) {
1468 case DWC3_GHWPARAMS3_SSPHY_IFC_GEN2:
1469 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1471 case DWC3_GHWPARAMS3_SSPHY_IFC_GEN1:
1472 if (DWC3_IP_IS(DWC32))
1473 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1475 dwc->maximum_speed = USB_SPEED_SUPER;
1477 case DWC3_GHWPARAMS3_SSPHY_IFC_DIS:
1478 dwc->maximum_speed = USB_SPEED_HIGH;
1481 dwc->maximum_speed = USB_SPEED_SUPER;
1488 * Currently the controller does not have visibility into the HW
1489 * parameter to determine the maximum number of lanes the HW supports.
1490 * If the number of lanes is not specified in the device property, then
1491 * set the default to support dual-lane for DWC_usb32 and single-lane
1492 * for DWC_usb31 for super-speed-plus.
1494 if (dwc->maximum_speed == USB_SPEED_SUPER_PLUS) {
1495 switch (dwc->max_ssp_rate) {
1496 case USB_SSP_GEN_2x1:
1497 if (hwparam_gen == DWC3_GHWPARAMS3_SSPHY_IFC_GEN1)
1498 dev_warn(dev, "UDC only supports Gen 1\n");
1500 case USB_SSP_GEN_1x2:
1501 case USB_SSP_GEN_2x2:
1502 if (DWC3_IP_IS(DWC31))
1503 dev_warn(dev, "UDC only supports single lane\n");
1505 case USB_SSP_GEN_UNKNOWN:
1507 switch (hwparam_gen) {
1508 case DWC3_GHWPARAMS3_SSPHY_IFC_GEN2:
1509 if (DWC3_IP_IS(DWC32))
1510 dwc->max_ssp_rate = USB_SSP_GEN_2x2;
1512 dwc->max_ssp_rate = USB_SSP_GEN_2x1;
1514 case DWC3_GHWPARAMS3_SSPHY_IFC_GEN1:
1515 if (DWC3_IP_IS(DWC32))
1516 dwc->max_ssp_rate = USB_SSP_GEN_1x2;
1524 static int dwc3_probe(struct platform_device *pdev)
1526 struct device *dev = &pdev->dev;
1527 struct resource *res, dwc_res;
1534 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1540 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1542 dev_err(dev, "missing memory resource\n");
1546 dwc->xhci_resources[0].start = res->start;
1547 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1549 dwc->xhci_resources[0].flags = res->flags;
1550 dwc->xhci_resources[0].name = res->name;
1553 * Request memory region but exclude xHCI regs,
1554 * since it will be requested by the xhci-plat driver.
1557 dwc_res.start += DWC3_GLOBALS_REGS_START;
1559 regs = devm_ioremap_resource(dev, &dwc_res);
1561 return PTR_ERR(regs);
1564 dwc->regs_size = resource_size(&dwc_res);
1566 dwc3_get_properties(dwc);
1568 ret = dma_set_mask_and_coherent(dwc->sysdev, DMA_BIT_MASK(64));
1572 dwc->reset = devm_reset_control_array_get_optional_shared(dev);
1573 if (IS_ERR(dwc->reset))
1574 return PTR_ERR(dwc->reset);
1577 ret = devm_clk_bulk_get_all(dev, &dwc->clks);
1578 if (ret == -EPROBE_DEFER)
1581 * Clocks are optional, but new DT platforms should support all
1582 * clocks as required by the DT-binding.
1587 dwc->num_clks = ret;
1591 ret = reset_control_deassert(dwc->reset);
1595 ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1599 if (!dwc3_core_is_valid(dwc)) {
1600 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
1605 platform_set_drvdata(pdev, dwc);
1606 dwc3_cache_hwparams(dwc);
1608 spin_lock_init(&dwc->lock);
1609 mutex_init(&dwc->mutex);
1611 pm_runtime_set_active(dev);
1612 pm_runtime_use_autosuspend(dev);
1613 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
1614 pm_runtime_enable(dev);
1615 ret = pm_runtime_get_sync(dev);
1619 pm_runtime_forbid(dev);
1621 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1623 dev_err(dwc->dev, "failed to allocate event buffers\n");
1628 ret = dwc3_get_dr_mode(dwc);
1632 ret = dwc3_alloc_scratch_buffers(dwc);
1636 ret = dwc3_core_init(dwc);
1638 dev_err_probe(dev, ret, "failed to initialize core\n");
1642 dwc3_check_params(dwc);
1643 dwc3_debugfs_init(dwc);
1645 ret = dwc3_core_init_mode(dwc);
1649 pm_runtime_put(dev);
1654 dwc3_debugfs_exit(dwc);
1655 dwc3_event_buffers_cleanup(dwc);
1657 usb_phy_shutdown(dwc->usb2_phy);
1658 usb_phy_shutdown(dwc->usb3_phy);
1659 phy_exit(dwc->usb2_generic_phy);
1660 phy_exit(dwc->usb3_generic_phy);
1662 usb_phy_set_suspend(dwc->usb2_phy, 1);
1663 usb_phy_set_suspend(dwc->usb3_phy, 1);
1664 phy_power_off(dwc->usb2_generic_phy);
1665 phy_power_off(dwc->usb3_generic_phy);
1667 dwc3_ulpi_exit(dwc);
1670 dwc3_free_scratch_buffers(dwc);
1673 dwc3_free_event_buffers(dwc);
1676 pm_runtime_allow(&pdev->dev);
1679 pm_runtime_put_sync(&pdev->dev);
1680 pm_runtime_disable(&pdev->dev);
1683 clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1685 reset_control_assert(dwc->reset);
1688 power_supply_put(dwc->usb_psy);
1693 static int dwc3_remove(struct platform_device *pdev)
1695 struct dwc3 *dwc = platform_get_drvdata(pdev);
1697 pm_runtime_get_sync(&pdev->dev);
1699 dwc3_core_exit_mode(dwc);
1700 dwc3_debugfs_exit(dwc);
1702 dwc3_core_exit(dwc);
1703 dwc3_ulpi_exit(dwc);
1705 pm_runtime_disable(&pdev->dev);
1706 pm_runtime_put_noidle(&pdev->dev);
1707 pm_runtime_set_suspended(&pdev->dev);
1709 dwc3_free_event_buffers(dwc);
1710 dwc3_free_scratch_buffers(dwc);
1713 power_supply_put(dwc->usb_psy);
1719 static int dwc3_core_init_for_resume(struct dwc3 *dwc)
1723 ret = reset_control_deassert(dwc->reset);
1727 ret = clk_bulk_prepare_enable(dwc->num_clks, dwc->clks);
1731 ret = dwc3_core_init(dwc);
1738 clk_bulk_disable_unprepare(dwc->num_clks, dwc->clks);
1740 reset_control_assert(dwc->reset);
1745 static int dwc3_suspend_common(struct dwc3 *dwc, pm_message_t msg)
1747 unsigned long flags;
1750 switch (dwc->current_dr_role) {
1751 case DWC3_GCTL_PRTCAP_DEVICE:
1752 if (pm_runtime_suspended(dwc->dev))
1754 spin_lock_irqsave(&dwc->lock, flags);
1755 dwc3_gadget_suspend(dwc);
1756 spin_unlock_irqrestore(&dwc->lock, flags);
1757 synchronize_irq(dwc->irq_gadget);
1758 dwc3_core_exit(dwc);
1760 case DWC3_GCTL_PRTCAP_HOST:
1761 if (!PMSG_IS_AUTO(msg)) {
1762 dwc3_core_exit(dwc);
1766 /* Let controller to suspend HSPHY before PHY driver suspends */
1767 if (dwc->dis_u2_susphy_quirk ||
1768 dwc->dis_enblslpm_quirk) {
1769 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1770 reg |= DWC3_GUSB2PHYCFG_ENBLSLPM |
1771 DWC3_GUSB2PHYCFG_SUSPHY;
1772 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1774 /* Give some time for USB2 PHY to suspend */
1775 usleep_range(5000, 6000);
1778 phy_pm_runtime_put_sync(dwc->usb2_generic_phy);
1779 phy_pm_runtime_put_sync(dwc->usb3_generic_phy);
1781 case DWC3_GCTL_PRTCAP_OTG:
1782 /* do nothing during runtime_suspend */
1783 if (PMSG_IS_AUTO(msg))
1786 if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1787 spin_lock_irqsave(&dwc->lock, flags);
1788 dwc3_gadget_suspend(dwc);
1789 spin_unlock_irqrestore(&dwc->lock, flags);
1790 synchronize_irq(dwc->irq_gadget);
1794 dwc3_core_exit(dwc);
1804 static int dwc3_resume_common(struct dwc3 *dwc, pm_message_t msg)
1806 unsigned long flags;
1810 switch (dwc->current_dr_role) {
1811 case DWC3_GCTL_PRTCAP_DEVICE:
1812 ret = dwc3_core_init_for_resume(dwc);
1816 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
1817 spin_lock_irqsave(&dwc->lock, flags);
1818 dwc3_gadget_resume(dwc);
1819 spin_unlock_irqrestore(&dwc->lock, flags);
1821 case DWC3_GCTL_PRTCAP_HOST:
1822 if (!PMSG_IS_AUTO(msg)) {
1823 ret = dwc3_core_init_for_resume(dwc);
1826 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
1829 /* Restore GUSB2PHYCFG bits that were modified in suspend */
1830 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1831 if (dwc->dis_u2_susphy_quirk)
1832 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1834 if (dwc->dis_enblslpm_quirk)
1835 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
1837 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1839 phy_pm_runtime_get_sync(dwc->usb2_generic_phy);
1840 phy_pm_runtime_get_sync(dwc->usb3_generic_phy);
1842 case DWC3_GCTL_PRTCAP_OTG:
1843 /* nothing to do on runtime_resume */
1844 if (PMSG_IS_AUTO(msg))
1847 ret = dwc3_core_init_for_resume(dwc);
1851 dwc3_set_prtcap(dwc, dwc->current_dr_role);
1854 if (dwc->current_otg_role == DWC3_OTG_ROLE_HOST) {
1855 dwc3_otg_host_init(dwc);
1856 } else if (dwc->current_otg_role == DWC3_OTG_ROLE_DEVICE) {
1857 spin_lock_irqsave(&dwc->lock, flags);
1858 dwc3_gadget_resume(dwc);
1859 spin_unlock_irqrestore(&dwc->lock, flags);
1871 static int dwc3_runtime_checks(struct dwc3 *dwc)
1873 switch (dwc->current_dr_role) {
1874 case DWC3_GCTL_PRTCAP_DEVICE:
1878 case DWC3_GCTL_PRTCAP_HOST:
1887 static int dwc3_runtime_suspend(struct device *dev)
1889 struct dwc3 *dwc = dev_get_drvdata(dev);
1892 if (dwc3_runtime_checks(dwc))
1895 ret = dwc3_suspend_common(dwc, PMSG_AUTO_SUSPEND);
1899 device_init_wakeup(dev, true);
1904 static int dwc3_runtime_resume(struct device *dev)
1906 struct dwc3 *dwc = dev_get_drvdata(dev);
1909 device_init_wakeup(dev, false);
1911 ret = dwc3_resume_common(dwc, PMSG_AUTO_RESUME);
1915 switch (dwc->current_dr_role) {
1916 case DWC3_GCTL_PRTCAP_DEVICE:
1917 dwc3_gadget_process_pending_events(dwc);
1919 case DWC3_GCTL_PRTCAP_HOST:
1925 pm_runtime_mark_last_busy(dev);
1930 static int dwc3_runtime_idle(struct device *dev)
1932 struct dwc3 *dwc = dev_get_drvdata(dev);
1934 switch (dwc->current_dr_role) {
1935 case DWC3_GCTL_PRTCAP_DEVICE:
1936 if (dwc3_runtime_checks(dwc))
1939 case DWC3_GCTL_PRTCAP_HOST:
1945 pm_runtime_mark_last_busy(dev);
1946 pm_runtime_autosuspend(dev);
1950 #endif /* CONFIG_PM */
1952 #ifdef CONFIG_PM_SLEEP
1953 static int dwc3_suspend(struct device *dev)
1955 struct dwc3 *dwc = dev_get_drvdata(dev);
1958 ret = dwc3_suspend_common(dwc, PMSG_SUSPEND);
1962 pinctrl_pm_select_sleep_state(dev);
1967 static int dwc3_resume(struct device *dev)
1969 struct dwc3 *dwc = dev_get_drvdata(dev);
1972 pinctrl_pm_select_default_state(dev);
1974 ret = dwc3_resume_common(dwc, PMSG_RESUME);
1978 pm_runtime_disable(dev);
1979 pm_runtime_set_active(dev);
1980 pm_runtime_enable(dev);
1985 static void dwc3_complete(struct device *dev)
1987 struct dwc3 *dwc = dev_get_drvdata(dev);
1990 if (dwc->current_dr_role == DWC3_GCTL_PRTCAP_HOST &&
1991 dwc->dis_split_quirk) {
1992 reg = dwc3_readl(dwc->regs, DWC3_GUCTL3);
1993 reg |= DWC3_GUCTL3_SPLITDISABLE;
1994 dwc3_writel(dwc->regs, DWC3_GUCTL3, reg);
1998 #define dwc3_complete NULL
1999 #endif /* CONFIG_PM_SLEEP */
2001 static const struct dev_pm_ops dwc3_dev_pm_ops = {
2002 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
2003 .complete = dwc3_complete,
2004 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
2009 static const struct of_device_id of_dwc3_match[] = {
2011 .compatible = "snps,dwc3"
2014 .compatible = "synopsys,dwc3"
2018 MODULE_DEVICE_TABLE(of, of_dwc3_match);
2023 #define ACPI_ID_INTEL_BSW "808622B7"
2025 static const struct acpi_device_id dwc3_acpi_match[] = {
2026 { ACPI_ID_INTEL_BSW, 0 },
2029 MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
2032 static struct platform_driver dwc3_driver = {
2033 .probe = dwc3_probe,
2034 .remove = dwc3_remove,
2037 .of_match_table = of_match_ptr(of_dwc3_match),
2038 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
2039 .pm = &dwc3_dev_pm_ops,
2043 module_platform_driver(dwc3_driver);
2045 MODULE_ALIAS("platform:dwc3");
2046 MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
2047 MODULE_LICENSE("GPL v2");
2048 MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");