1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
3 * Copyright (C) 2004-2016 Synopsys, Inc.
6 #include <linux/kernel.h>
7 #include <linux/module.h>
8 #include <linux/of_device.h>
9 #include <linux/usb/of.h>
10 #include <linux/pci_ids.h>
11 #include <linux/pci.h>
15 #define PCI_PRODUCT_ID_HAPS_HSOTG 0xabc0
16 #define PCI_DEVICE_ID_LOONGSON_DWC2 0x7a04
18 static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
20 struct dwc2_core_params *p = &hsotg->params;
22 p->host_rx_fifo_size = 774;
23 p->max_transfer_size = 65535;
24 p->max_packet_count = 511;
28 static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
30 struct dwc2_core_params *p = &hsotg->params;
32 p->otg_caps.hnp_support = false;
33 p->otg_caps.srp_support = false;
34 p->speed = DWC2_SPEED_PARAM_HIGH;
35 p->host_rx_fifo_size = 512;
36 p->host_nperio_tx_fifo_size = 512;
37 p->host_perio_tx_fifo_size = 512;
38 p->max_transfer_size = 65535;
39 p->max_packet_count = 511;
40 p->host_channels = 16;
41 p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
42 p->phy_utmi_width = 8;
43 p->i2c_enable = false;
44 p->reload_ctl = false;
45 p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
46 GAHBCFG_HBSTLEN_SHIFT;
47 p->change_speed_quirk = true;
48 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
51 static void dwc2_set_jz4775_params(struct dwc2_hsotg *hsotg)
53 struct dwc2_core_params *p = &hsotg->params;
55 p->otg_caps.hnp_support = false;
56 p->speed = DWC2_SPEED_PARAM_HIGH;
57 p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
58 p->phy_utmi_width = 16;
59 p->activate_ingenic_overcurrent_detection =
60 !device_property_read_bool(hsotg->dev, "disable-over-current");
63 static void dwc2_set_loongson_params(struct dwc2_hsotg *hsotg)
65 struct dwc2_core_params *p = &hsotg->params;
67 p->phy_utmi_width = 8;
68 p->power_down = DWC2_POWER_DOWN_PARAM_PARTIAL;
71 static void dwc2_set_x1600_params(struct dwc2_hsotg *hsotg)
73 struct dwc2_core_params *p = &hsotg->params;
75 p->otg_caps.hnp_support = false;
76 p->speed = DWC2_SPEED_PARAM_HIGH;
77 p->host_channels = 16;
78 p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
79 p->phy_utmi_width = 16;
80 p->activate_ingenic_overcurrent_detection =
81 !device_property_read_bool(hsotg->dev, "disable-over-current");
84 static void dwc2_set_x2000_params(struct dwc2_hsotg *hsotg)
86 struct dwc2_core_params *p = &hsotg->params;
88 p->otg_caps.hnp_support = false;
89 p->speed = DWC2_SPEED_PARAM_HIGH;
90 p->host_rx_fifo_size = 1024;
91 p->host_nperio_tx_fifo_size = 1024;
92 p->host_perio_tx_fifo_size = 1024;
93 p->host_channels = 16;
94 p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
95 p->phy_utmi_width = 16;
96 p->activate_ingenic_overcurrent_detection =
97 !device_property_read_bool(hsotg->dev, "disable-over-current");
100 static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
102 struct dwc2_core_params *p = &hsotg->params;
104 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
105 p->no_clock_gating = true;
106 p->phy_utmi_width = 8;
109 static void dwc2_set_socfpga_agilex_params(struct dwc2_hsotg *hsotg)
111 struct dwc2_core_params *p = &hsotg->params;
113 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
114 p->no_clock_gating = true;
117 static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
119 struct dwc2_core_params *p = &hsotg->params;
121 p->otg_caps.hnp_support = false;
122 p->otg_caps.srp_support = false;
123 p->host_rx_fifo_size = 525;
124 p->host_nperio_tx_fifo_size = 128;
125 p->host_perio_tx_fifo_size = 256;
126 p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
127 GAHBCFG_HBSTLEN_SHIFT;
128 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
130 p->lpm_clock_gating = false;
132 p->hird_threshold_en = false;
135 static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
137 struct dwc2_core_params *p = &hsotg->params;
139 p->otg_caps.hnp_support = false;
140 p->otg_caps.srp_support = false;
141 p->host_rx_fifo_size = 288;
142 p->host_nperio_tx_fifo_size = 128;
143 p->host_perio_tx_fifo_size = 96;
144 p->max_transfer_size = 65535;
145 p->max_packet_count = 511;
146 p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
147 GAHBCFG_HBSTLEN_SHIFT;
150 static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
152 struct dwc2_core_params *p = &hsotg->params;
154 p->otg_caps.hnp_support = false;
155 p->otg_caps.srp_support = false;
156 p->speed = DWC2_SPEED_PARAM_HIGH;
157 p->host_rx_fifo_size = 512;
158 p->host_nperio_tx_fifo_size = 500;
159 p->host_perio_tx_fifo_size = 500;
160 p->host_channels = 16;
161 p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
162 p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
163 GAHBCFG_HBSTLEN_SHIFT;
164 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
167 static void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
169 struct dwc2_core_params *p = &hsotg->params;
172 p->lpm_clock_gating = false;
174 p->hird_threshold_en = false;
177 static void dwc2_set_amlogic_a1_params(struct dwc2_hsotg *hsotg)
179 struct dwc2_core_params *p = &hsotg->params;
181 p->otg_caps.hnp_support = false;
182 p->otg_caps.srp_support = false;
183 p->speed = DWC2_SPEED_PARAM_HIGH;
184 p->host_rx_fifo_size = 192;
185 p->host_nperio_tx_fifo_size = 128;
186 p->host_perio_tx_fifo_size = 128;
187 p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
188 p->phy_utmi_width = 8;
189 p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 << GAHBCFG_HBSTLEN_SHIFT;
191 p->lpm_clock_gating = false;
193 p->hird_threshold_en = false;
196 static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
198 struct dwc2_core_params *p = &hsotg->params;
200 p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
203 static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
205 struct dwc2_core_params *p = &hsotg->params;
207 p->otg_caps.hnp_support = false;
208 p->otg_caps.srp_support = false;
209 p->speed = DWC2_SPEED_PARAM_FULL;
210 p->host_rx_fifo_size = 128;
211 p->host_nperio_tx_fifo_size = 96;
212 p->host_perio_tx_fifo_size = 96;
213 p->max_packet_count = 256;
214 p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
215 p->i2c_enable = false;
216 p->activate_stm_fs_transceiver = true;
219 static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
221 struct dwc2_core_params *p = &hsotg->params;
223 p->host_rx_fifo_size = 622;
224 p->host_nperio_tx_fifo_size = 128;
225 p->host_perio_tx_fifo_size = 256;
228 static void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
230 struct dwc2_core_params *p = &hsotg->params;
232 p->otg_caps.hnp_support = false;
233 p->otg_caps.srp_support = false;
234 p->otg_caps.otg_rev = 0x200;
235 p->speed = DWC2_SPEED_PARAM_FULL;
236 p->host_rx_fifo_size = 128;
237 p->host_nperio_tx_fifo_size = 96;
238 p->host_perio_tx_fifo_size = 96;
239 p->max_packet_count = 256;
240 p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
241 p->i2c_enable = false;
242 p->activate_stm_fs_transceiver = true;
243 p->activate_stm_id_vb_detection = true;
244 p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
245 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
246 p->host_support_fs_ls_low_power = true;
247 p->host_ls_low_power_phy_clk = true;
250 static void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
252 struct dwc2_core_params *p = &hsotg->params;
254 p->otg_caps.hnp_support = false;
255 p->otg_caps.srp_support = false;
256 p->otg_caps.otg_rev = 0x200;
257 p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
258 p->host_rx_fifo_size = 440;
259 p->host_nperio_tx_fifo_size = 256;
260 p->host_perio_tx_fifo_size = 256;
261 p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
262 p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
264 p->lpm_clock_gating = false;
266 p->hird_threshold_en = false;
269 const struct of_device_id dwc2_of_match_table[] = {
270 { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
271 { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params },
272 { .compatible = "ingenic,jz4775-otg", .data = dwc2_set_jz4775_params },
273 { .compatible = "ingenic,jz4780-otg", .data = dwc2_set_jz4775_params },
274 { .compatible = "ingenic,x1000-otg", .data = dwc2_set_jz4775_params },
275 { .compatible = "ingenic,x1600-otg", .data = dwc2_set_x1600_params },
276 { .compatible = "ingenic,x1700-otg", .data = dwc2_set_x1600_params },
277 { .compatible = "ingenic,x1830-otg", .data = dwc2_set_x1600_params },
278 { .compatible = "ingenic,x2000-otg", .data = dwc2_set_x2000_params },
279 { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
280 { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
281 { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
282 { .compatible = "snps,dwc2" },
283 { .compatible = "samsung,s3c6400-hsotg",
284 .data = dwc2_set_s3c6400_params },
285 { .compatible = "amlogic,meson8-usb",
286 .data = dwc2_set_amlogic_params },
287 { .compatible = "amlogic,meson8b-usb",
288 .data = dwc2_set_amlogic_params },
289 { .compatible = "amlogic,meson-gxbb-usb",
290 .data = dwc2_set_amlogic_params },
291 { .compatible = "amlogic,meson-g12a-usb",
292 .data = dwc2_set_amlogic_g12a_params },
293 { .compatible = "amlogic,meson-a1-usb",
294 .data = dwc2_set_amlogic_a1_params },
295 { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
296 { .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
297 { .compatible = "st,stm32f4x9-fsotg",
298 .data = dwc2_set_stm32f4x9_fsotg_params },
299 { .compatible = "st,stm32f4x9-hsotg" },
300 { .compatible = "st,stm32f7-hsotg",
301 .data = dwc2_set_stm32f7_hsotg_params },
302 { .compatible = "st,stm32mp15-fsotg",
303 .data = dwc2_set_stm32mp15_fsotg_params },
304 { .compatible = "st,stm32mp15-hsotg",
305 .data = dwc2_set_stm32mp15_hsotg_params },
306 { .compatible = "intel,socfpga-agilex-hsotg",
307 .data = dwc2_set_socfpga_agilex_params },
310 MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
312 const struct acpi_device_id dwc2_acpi_match[] = {
313 { "BCM2848", (kernel_ulong_t)dwc2_set_bcm_params },
316 MODULE_DEVICE_TABLE(acpi, dwc2_acpi_match);
318 const struct pci_device_id dwc2_pci_ids[] = {
320 PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS, PCI_PRODUCT_ID_HAPS_HSOTG),
323 PCI_DEVICE(PCI_VENDOR_ID_STMICRO,
324 PCI_DEVICE_ID_STMICRO_USB_OTG),
327 PCI_DEVICE(PCI_VENDOR_ID_LOONGSON, PCI_DEVICE_ID_LOONGSON_DWC2),
328 .driver_data = (unsigned long)dwc2_set_loongson_params,
330 { /* end: all zeroes */ }
332 MODULE_DEVICE_TABLE(pci, dwc2_pci_ids);
333 EXPORT_SYMBOL_GPL(dwc2_pci_ids);
335 static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
337 switch (hsotg->hw_params.op_mode) {
338 case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
339 hsotg->params.otg_caps.hnp_support = true;
340 hsotg->params.otg_caps.srp_support = true;
342 case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
343 case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
344 case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
345 hsotg->params.otg_caps.hnp_support = false;
346 hsotg->params.otg_caps.srp_support = true;
349 hsotg->params.otg_caps.hnp_support = false;
350 hsotg->params.otg_caps.srp_support = false;
355 static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
358 u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
360 val = DWC2_PHY_TYPE_PARAM_FS;
361 if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
362 if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
363 hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
364 val = DWC2_PHY_TYPE_PARAM_UTMI;
366 val = DWC2_PHY_TYPE_PARAM_ULPI;
369 if (dwc2_is_fs_iot(hsotg))
370 hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
372 hsotg->params.phy_type = val;
375 static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
379 val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
380 DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
382 if (dwc2_is_fs_iot(hsotg))
383 val = DWC2_SPEED_PARAM_FULL;
385 if (dwc2_is_hs_iot(hsotg))
386 val = DWC2_SPEED_PARAM_HIGH;
388 hsotg->params.speed = val;
391 static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
395 val = (hsotg->hw_params.utmi_phy_data_width ==
396 GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
400 * If using the generic PHY framework, check if the PHY bus
401 * width is 8-bit and set the phyif appropriately.
403 if (phy_get_bus_width(hsotg->phy) == 8)
407 hsotg->params.phy_utmi_width = val;
410 static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
412 struct dwc2_core_params *p = &hsotg->params;
417 fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
419 memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
420 depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
421 for (i = 1; i <= fifo_count; i++)
422 p->g_tx_fifo_size[i] = depth_average;
425 static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
429 if (hsotg->hw_params.hibernation)
430 val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
431 else if (hsotg->hw_params.power_optimized)
432 val = DWC2_POWER_DOWN_PARAM_PARTIAL;
434 val = DWC2_POWER_DOWN_PARAM_NONE;
436 hsotg->params.power_down = val;
439 static void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
441 struct dwc2_core_params *p = &hsotg->params;
443 p->lpm = hsotg->hw_params.lpm_mode;
445 p->lpm_clock_gating = true;
447 p->hird_threshold_en = true;
448 p->hird_threshold = 4;
450 p->lpm_clock_gating = false;
452 p->hird_threshold_en = false;
457 * dwc2_set_default_params() - Set all core parameters to their
458 * auto-detected default values.
460 * @hsotg: Programming view of the DWC_otg controller
463 static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
465 struct dwc2_hw_params *hw = &hsotg->hw_params;
466 struct dwc2_core_params *p = &hsotg->params;
467 bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
469 dwc2_set_param_otg_cap(hsotg);
470 dwc2_set_param_phy_type(hsotg);
471 dwc2_set_param_speed(hsotg);
472 dwc2_set_param_phy_utmi_width(hsotg);
473 dwc2_set_param_power_down(hsotg);
474 dwc2_set_param_lpm(hsotg);
475 p->phy_ulpi_ddr = false;
476 p->phy_ulpi_ext_vbus = false;
478 p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
479 p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
480 p->i2c_enable = hw->i2c_enable;
481 p->acg_enable = hw->acg_enable;
482 p->ulpi_fs_ls = false;
484 p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
485 p->uframe_sched = true;
486 p->external_id_pin_ctl = false;
487 p->ipg_isoc_en = false;
488 p->service_interval = false;
489 p->max_packet_count = hw->max_packet_count;
490 p->max_transfer_size = hw->max_transfer_size;
491 p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
492 p->ref_clk_per = 33333;
493 p->sof_cnt_wkup_alert = 100;
495 if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
496 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
497 p->host_dma = dma_capable;
498 p->dma_desc_enable = false;
499 p->dma_desc_fs_enable = false;
500 p->host_support_fs_ls_low_power = false;
501 p->host_ls_low_power_phy_clk = false;
502 p->host_channels = hw->host_channels;
503 p->host_rx_fifo_size = hw->rx_fifo_size;
504 p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
505 p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
508 if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
509 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
510 p->g_dma = dma_capable;
511 p->g_dma_desc = hw->dma_desc_enable;
514 * The values for g_rx_fifo_size (2048) and
515 * g_np_tx_fifo_size (1024) come from the legacy s3c
516 * gadget driver. These defaults have been hard-coded
517 * for some time so many platforms depend on these
518 * values. Leave them as defaults for now and only
519 * auto-detect if the hardware does not support the
522 p->g_rx_fifo_size = 2048;
523 p->g_np_tx_fifo_size = 1024;
524 dwc2_set_param_tx_fifo_sizes(hsotg);
529 * dwc2_get_device_properties() - Read in device properties.
531 * @hsotg: Programming view of the DWC_otg controller
533 * Read in the device properties and adjust core parameters if needed.
535 static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
537 struct dwc2_core_params *p = &hsotg->params;
540 if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
541 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
542 device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
545 device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
546 &p->g_np_tx_fifo_size);
548 num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
549 #if IS_ENABLED(CONFIG_EXTCON)
550 if (of_find_property(hsotg->dev->of_node,
551 "g-extcon-always-on", NULL))
552 p->g_extcon_always_on = 1;
556 memset(p->g_tx_fifo_size, 0,
557 sizeof(p->g_tx_fifo_size));
558 device_property_read_u32_array(hsotg->dev,
560 &p->g_tx_fifo_size[1],
564 of_usb_update_otg_caps(hsotg->dev->of_node, &p->otg_caps);
567 p->oc_disable = of_property_read_bool(hsotg->dev->of_node, "disable-over-current");
570 static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
574 if (hsotg->params.otg_caps.hnp_support && hsotg->params.otg_caps.srp_support) {
575 /* check HNP && SRP capable */
576 if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
578 } else if (!hsotg->params.otg_caps.hnp_support) {
579 /* check SRP only capable */
580 if (hsotg->params.otg_caps.srp_support) {
581 switch (hsotg->hw_params.op_mode) {
582 case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
583 case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
584 case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
585 case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
592 /* else: NO HNP && NO SRP capable: always valid */
598 dwc2_set_param_otg_cap(hsotg);
601 static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
607 hs_phy_type = hsotg->hw_params.hs_phy_type;
608 fs_phy_type = hsotg->hw_params.fs_phy_type;
610 switch (hsotg->params.phy_type) {
611 case DWC2_PHY_TYPE_PARAM_FS:
612 if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
615 case DWC2_PHY_TYPE_PARAM_UTMI:
616 if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
617 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
620 case DWC2_PHY_TYPE_PARAM_ULPI:
621 if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
622 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
630 dwc2_set_param_phy_type(hsotg);
633 static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
636 int phy_type = hsotg->params.phy_type;
637 int speed = hsotg->params.speed;
640 case DWC2_SPEED_PARAM_HIGH:
641 if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
642 (phy_type == DWC2_PHY_TYPE_PARAM_FS))
645 case DWC2_SPEED_PARAM_FULL:
646 case DWC2_SPEED_PARAM_LOW:
654 dwc2_set_param_speed(hsotg);
657 static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
660 int param = hsotg->params.phy_utmi_width;
661 int width = hsotg->hw_params.utmi_phy_data_width;
664 case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
665 valid = (param == 8);
667 case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
668 valid = (param == 16);
670 case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
671 valid = (param == 8 || param == 16);
676 dwc2_set_param_phy_utmi_width(hsotg);
679 static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
681 int param = hsotg->params.power_down;
684 case DWC2_POWER_DOWN_PARAM_NONE:
686 case DWC2_POWER_DOWN_PARAM_PARTIAL:
687 if (hsotg->hw_params.power_optimized)
690 "Partial power down isn't supported by HW\n");
691 param = DWC2_POWER_DOWN_PARAM_NONE;
693 case DWC2_POWER_DOWN_PARAM_HIBERNATION:
694 if (hsotg->hw_params.hibernation)
697 "Hibernation isn't supported by HW\n");
698 param = DWC2_POWER_DOWN_PARAM_NONE;
702 "%s: Invalid parameter power_down=%d\n",
704 param = DWC2_POWER_DOWN_PARAM_NONE;
708 hsotg->params.power_down = param;
711 static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
719 fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
720 min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
722 for (fifo = 1; fifo <= fifo_count; fifo++)
723 total += hsotg->params.g_tx_fifo_size[fifo];
725 if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
726 dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
728 dwc2_set_param_tx_fifo_sizes(hsotg);
731 for (fifo = 1; fifo <= fifo_count; fifo++) {
732 dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
734 if (hsotg->params.g_tx_fifo_size[fifo] < min ||
735 hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) {
736 dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
738 hsotg->params.g_tx_fifo_size[fifo]);
739 hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
744 #define CHECK_RANGE(_param, _min, _max, _def) do { \
745 if ((int)(hsotg->params._param) < (_min) || \
746 (hsotg->params._param) > (_max)) { \
747 dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
748 __func__, #_param, hsotg->params._param); \
749 hsotg->params._param = (_def); \
753 #define CHECK_BOOL(_param, _check) do { \
754 if (hsotg->params._param && !(_check)) { \
755 dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
756 __func__, #_param, hsotg->params._param); \
757 hsotg->params._param = false; \
761 static void dwc2_check_params(struct dwc2_hsotg *hsotg)
763 struct dwc2_hw_params *hw = &hsotg->hw_params;
764 struct dwc2_core_params *p = &hsotg->params;
765 bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
767 dwc2_check_param_otg_cap(hsotg);
768 dwc2_check_param_phy_type(hsotg);
769 dwc2_check_param_speed(hsotg);
770 dwc2_check_param_phy_utmi_width(hsotg);
771 dwc2_check_param_power_down(hsotg);
772 CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
773 CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
774 CHECK_BOOL(i2c_enable, hw->i2c_enable);
775 CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
776 CHECK_BOOL(acg_enable, hw->acg_enable);
777 CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
778 CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
779 CHECK_BOOL(lpm, hw->lpm_mode);
780 CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
781 CHECK_BOOL(besl, hsotg->params.lpm);
782 CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
783 CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
784 CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
785 CHECK_BOOL(service_interval, hw->service_interval_mode);
786 CHECK_RANGE(max_packet_count,
787 15, hw->max_packet_count,
788 hw->max_packet_count);
789 CHECK_RANGE(max_transfer_size,
790 2047, hw->max_transfer_size,
791 hw->max_transfer_size);
793 if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
794 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
795 CHECK_BOOL(host_dma, dma_capable);
796 CHECK_BOOL(dma_desc_enable, p->host_dma);
797 CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
798 CHECK_BOOL(host_ls_low_power_phy_clk,
799 p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
800 CHECK_RANGE(host_channels,
801 1, hw->host_channels,
803 CHECK_RANGE(host_rx_fifo_size,
804 16, hw->rx_fifo_size,
806 CHECK_RANGE(host_nperio_tx_fifo_size,
807 16, hw->host_nperio_tx_fifo_size,
808 hw->host_nperio_tx_fifo_size);
809 CHECK_RANGE(host_perio_tx_fifo_size,
810 16, hw->host_perio_tx_fifo_size,
811 hw->host_perio_tx_fifo_size);
814 if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
815 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
816 CHECK_BOOL(g_dma, dma_capable);
817 CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
818 CHECK_RANGE(g_rx_fifo_size,
819 16, hw->rx_fifo_size,
821 CHECK_RANGE(g_np_tx_fifo_size,
822 16, hw->dev_nperio_tx_fifo_size,
823 hw->dev_nperio_tx_fifo_size);
824 dwc2_check_param_tx_fifo_sizes(hsotg);
829 * Gets host hardware parameters. Forces host mode if not currently in
830 * host mode. Should be called immediately after a core soft reset in
831 * order to get the reset values.
833 static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
835 struct dwc2_hw_params *hw = &hsotg->hw_params;
839 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
842 dwc2_force_mode(hsotg, true);
844 gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
845 hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
847 hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
848 FIFOSIZE_DEPTH_SHIFT;
849 hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
850 FIFOSIZE_DEPTH_SHIFT;
854 * Gets device hardware parameters. Forces device mode if not
855 * currently in device mode. Should be called immediately after a core
856 * soft reset in order to get the reset values.
858 static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
860 struct dwc2_hw_params *hw = &hsotg->hw_params;
862 int fifo, fifo_count;
864 if (hsotg->dr_mode == USB_DR_MODE_HOST)
867 if (hsotg->dr_mode != USB_DR_MODE_PERIPHERAL)
868 dwc2_force_mode(hsotg, false);
870 gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
872 fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
874 for (fifo = 1; fifo <= fifo_count; fifo++) {
875 hw->g_tx_fifo_size[fifo] =
876 (dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
877 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
880 hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
881 FIFOSIZE_DEPTH_SHIFT;
885 * dwc2_get_hwparams() - During device initialization, read various hardware
886 * configuration registers and interpret the contents.
888 * @hsotg: Programming view of the DWC_otg controller
891 int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
893 struct dwc2_hw_params *hw = &hsotg->hw_params;
895 u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
898 hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
899 hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
900 hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
901 hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
902 grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
905 hw->dev_ep_dirs = hwcfg1;
908 hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
909 GHWCFG2_OP_MODE_SHIFT;
910 hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
911 GHWCFG2_ARCHITECTURE_SHIFT;
912 hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
913 hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
914 GHWCFG2_NUM_HOST_CHAN_SHIFT);
915 hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
916 GHWCFG2_HS_PHY_TYPE_SHIFT;
917 hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
918 GHWCFG2_FS_PHY_TYPE_SHIFT;
919 hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
920 GHWCFG2_NUM_DEV_EP_SHIFT;
921 hw->nperio_tx_q_depth =
922 (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
923 GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
924 hw->host_perio_tx_q_depth =
925 (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
926 GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
927 hw->dev_token_q_depth =
928 (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
929 GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
932 width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
933 GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
934 hw->max_transfer_size = (1 << (width + 11)) - 1;
935 width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
936 GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
937 hw->max_packet_count = (1 << (width + 4)) - 1;
938 hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
939 hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
940 GHWCFG3_DFIFO_DEPTH_SHIFT;
941 hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
944 hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
945 hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
946 GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
947 hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
948 GHWCFG4_NUM_IN_EPS_SHIFT;
949 hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
950 hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
951 hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
952 hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
953 GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
954 hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
955 hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
956 hw->service_interval_mode = !!(hwcfg4 &
957 GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
960 hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
963 * Host specific hardware parameters. Reading these parameters
964 * requires the controller to be in host mode. The mode will
965 * be forced, if necessary, to read these values.
967 dwc2_get_host_hwparams(hsotg);
968 dwc2_get_dev_hwparams(hsotg);
973 typedef void (*set_params_cb)(struct dwc2_hsotg *data);
975 int dwc2_init_params(struct dwc2_hsotg *hsotg)
977 const struct of_device_id *match;
978 set_params_cb set_params;
980 dwc2_set_default_params(hsotg);
981 dwc2_get_device_properties(hsotg);
983 match = of_match_device(dwc2_of_match_table, hsotg->dev);
984 if (match && match->data) {
985 set_params = match->data;
988 const struct acpi_device_id *amatch;
989 const struct pci_device_id *pmatch = NULL;
991 amatch = acpi_match_device(dwc2_acpi_match, hsotg->dev);
992 if (amatch && amatch->driver_data) {
993 set_params = (set_params_cb)amatch->driver_data;
996 pmatch = pci_match_id(dwc2_pci_ids, to_pci_dev(hsotg->dev->parent));
998 if (pmatch && pmatch->driver_data) {
999 set_params = (set_params_cb)pmatch->driver_data;
1004 dwc2_check_params(hsotg);