1 // SPDX-License-Identifier: GPL-2.0
3 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 * Copyright (C) 2004 Infineon IFAP DC COM CPE
6 * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
7 * Copyright (C) 2007 John Crispin <john@phrozen.org>
8 * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
11 #include <linux/bitfield.h>
12 #include <linux/clk.h>
13 #include <linux/console.h>
14 #include <linux/device.h>
15 #include <linux/init.h>
17 #include <linux/ioport.h>
18 #include <linux/lantiq.h>
19 #include <linux/module.h>
20 #include <linux/of_platform.h>
21 #include <linux/serial.h>
22 #include <linux/serial_core.h>
23 #include <linux/slab.h>
24 #include <linux/sysrq.h>
25 #include <linux/tty.h>
26 #include <linux/tty_flip.h>
28 #define PORT_LTQ_ASC 111
30 #define UART_DUMMY_UER_RX 1
31 #define DRVNAME "lantiq,asc"
33 #define LTQ_ASC_TBUF (0x0020 + 3)
34 #define LTQ_ASC_RBUF (0x0024 + 3)
36 #define LTQ_ASC_TBUF 0x0020
37 #define LTQ_ASC_RBUF 0x0024
39 #define LTQ_ASC_FSTAT 0x0048
40 #define LTQ_ASC_WHBSTATE 0x0018
41 #define LTQ_ASC_STATE 0x0014
42 #define LTQ_ASC_IRNCR 0x00F8
43 #define LTQ_ASC_CLC 0x0000
44 #define LTQ_ASC_ID 0x0008
45 #define LTQ_ASC_PISEL 0x0004
46 #define LTQ_ASC_TXFCON 0x0044
47 #define LTQ_ASC_RXFCON 0x0040
48 #define LTQ_ASC_CON 0x0010
49 #define LTQ_ASC_BG 0x0050
50 #define LTQ_ASC_IRNREN 0x00F4
52 #define ASC_IRNREN_TX 0x1
53 #define ASC_IRNREN_RX 0x2
54 #define ASC_IRNREN_ERR 0x4
55 #define ASC_IRNREN_TX_BUF 0x8
56 #define ASC_IRNCR_TIR 0x1
57 #define ASC_IRNCR_RIR 0x2
58 #define ASC_IRNCR_EIR 0x4
59 #define ASC_IRNCR_MASK GENMASK(2, 0)
61 #define ASCOPT_CSIZE 0x3
64 #define ASCCLC_DISS 0x2
65 #define ASCCLC_RMCMASK 0x0000FF00
66 #define ASCCLC_RMCOFFSET 8
67 #define ASCCON_M_8ASYNC 0x0
68 #define ASCCON_M_7ASYNC 0x2
69 #define ASCCON_ODD 0x00000020
70 #define ASCCON_STP 0x00000080
71 #define ASCCON_BRS 0x00000100
72 #define ASCCON_FDE 0x00000200
73 #define ASCCON_R 0x00008000
74 #define ASCCON_FEN 0x00020000
75 #define ASCCON_ROEN 0x00080000
76 #define ASCCON_TOEN 0x00100000
77 #define ASCSTATE_PE 0x00010000
78 #define ASCSTATE_FE 0x00020000
79 #define ASCSTATE_ROE 0x00080000
80 #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
81 #define ASCWHBSTATE_CLRREN 0x00000001
82 #define ASCWHBSTATE_SETREN 0x00000002
83 #define ASCWHBSTATE_CLRPE 0x00000004
84 #define ASCWHBSTATE_CLRFE 0x00000008
85 #define ASCWHBSTATE_CLRROE 0x00000020
86 #define ASCTXFCON_TXFEN 0x0001
87 #define ASCTXFCON_TXFFLU 0x0002
88 #define ASCTXFCON_TXFITLMASK 0x3F00
89 #define ASCTXFCON_TXFITLOFF 8
90 #define ASCRXFCON_RXFEN 0x0001
91 #define ASCRXFCON_RXFFLU 0x0002
92 #define ASCRXFCON_RXFITLMASK 0x3F00
93 #define ASCRXFCON_RXFITLOFF 8
94 #define ASCFSTAT_RXFFLMASK 0x003F
95 #define ASCFSTAT_TXFFLMASK 0x3F00
96 #define ASCFSTAT_TXFREEMASK 0x3F000000
98 static void lqasc_tx_chars(struct uart_port *port);
99 static struct ltq_uart_port *lqasc_port[MAXPORTS];
100 static struct uart_driver lqasc_reg;
102 struct ltq_soc_data {
103 int (*fetch_irq)(struct device *dev, struct ltq_uart_port *ltq_port);
104 int (*request_irq)(struct uart_port *port);
105 void (*free_irq)(struct uart_port *port);
108 struct ltq_uart_port {
109 struct uart_port port;
110 /* clock used to derive divider */
112 /* clock gating of the ASC core */
116 unsigned int err_irq;
117 unsigned int common_irq;
118 spinlock_t lock; /* exclusive access for multi core */
120 const struct ltq_soc_data *soc;
123 static inline void asc_update_bits(u32 clear, u32 set, void __iomem *reg)
125 u32 tmp = __raw_readl(reg);
127 __raw_writel((tmp & ~clear) | set, reg);
131 ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
133 return container_of(port, struct ltq_uart_port, port);
137 lqasc_stop_tx(struct uart_port *port)
142 static bool lqasc_tx_ready(struct uart_port *port)
144 u32 fstat = __raw_readl(port->membase + LTQ_ASC_FSTAT);
146 return FIELD_GET(ASCFSTAT_TXFREEMASK, fstat);
150 lqasc_start_tx(struct uart_port *port)
153 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
155 spin_lock_irqsave(<q_port->lock, flags);
156 lqasc_tx_chars(port);
157 spin_unlock_irqrestore(<q_port->lock, flags);
162 lqasc_stop_rx(struct uart_port *port)
164 __raw_writel(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
168 lqasc_rx_chars(struct uart_port *port)
170 struct tty_port *tport = &port->state->port;
171 unsigned int ch = 0, rsr = 0, fifocnt;
173 fifocnt = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
176 u8 flag = TTY_NORMAL;
177 ch = readb(port->membase + LTQ_ASC_RBUF);
178 rsr = (__raw_readl(port->membase + LTQ_ASC_STATE)
179 & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
180 tty_flip_buffer_push(tport);
184 * Note that the error handling code is
185 * out of the main execution path
187 if (rsr & ASCSTATE_ANY) {
188 if (rsr & ASCSTATE_PE) {
189 port->icount.parity++;
190 asc_update_bits(0, ASCWHBSTATE_CLRPE,
191 port->membase + LTQ_ASC_WHBSTATE);
192 } else if (rsr & ASCSTATE_FE) {
193 port->icount.frame++;
194 asc_update_bits(0, ASCWHBSTATE_CLRFE,
195 port->membase + LTQ_ASC_WHBSTATE);
197 if (rsr & ASCSTATE_ROE) {
198 port->icount.overrun++;
199 asc_update_bits(0, ASCWHBSTATE_CLRROE,
200 port->membase + LTQ_ASC_WHBSTATE);
203 rsr &= port->read_status_mask;
205 if (rsr & ASCSTATE_PE)
207 else if (rsr & ASCSTATE_FE)
211 if ((rsr & port->ignore_status_mask) == 0)
212 tty_insert_flip_char(tport, ch, flag);
214 if (rsr & ASCSTATE_ROE)
216 * Overrun is special, since it's reported
217 * immediately, and doesn't affect the current
220 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
224 tty_flip_buffer_push(tport);
230 lqasc_tx_chars(struct uart_port *port)
232 struct circ_buf *xmit = &port->state->xmit;
233 if (uart_tx_stopped(port)) {
238 while (lqasc_tx_ready(port)) {
240 writeb(port->x_char, port->membase + LTQ_ASC_TBUF);
246 if (uart_circ_empty(xmit))
249 writeb(port->state->xmit.buf[port->state->xmit.tail],
250 port->membase + LTQ_ASC_TBUF);
251 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
255 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
256 uart_write_wakeup(port);
260 lqasc_tx_int(int irq, void *_port)
263 struct uart_port *port = (struct uart_port *)_port;
264 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
266 spin_lock_irqsave(<q_port->lock, flags);
267 __raw_writel(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
268 spin_unlock_irqrestore(<q_port->lock, flags);
269 lqasc_start_tx(port);
274 lqasc_err_int(int irq, void *_port)
277 struct uart_port *port = (struct uart_port *)_port;
278 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
280 spin_lock_irqsave(<q_port->lock, flags);
281 /* clear any pending interrupts */
282 asc_update_bits(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
283 ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
284 spin_unlock_irqrestore(<q_port->lock, flags);
289 lqasc_rx_int(int irq, void *_port)
292 struct uart_port *port = (struct uart_port *)_port;
293 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
295 spin_lock_irqsave(<q_port->lock, flags);
296 __raw_writel(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
297 lqasc_rx_chars(port);
298 spin_unlock_irqrestore(<q_port->lock, flags);
302 static irqreturn_t lqasc_irq(int irq, void *p)
306 struct uart_port *port = p;
307 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
309 spin_lock_irqsave(<q_port->lock, flags);
310 stat = readl(port->membase + LTQ_ASC_IRNCR);
311 spin_unlock_irqrestore(<q_port->lock, flags);
312 if (!(stat & ASC_IRNCR_MASK))
315 if (stat & ASC_IRNCR_TIR)
316 lqasc_tx_int(irq, p);
318 if (stat & ASC_IRNCR_RIR)
319 lqasc_rx_int(irq, p);
321 if (stat & ASC_IRNCR_EIR)
322 lqasc_err_int(irq, p);
328 lqasc_tx_empty(struct uart_port *port)
331 status = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
333 return status ? 0 : TIOCSER_TEMT;
337 lqasc_get_mctrl(struct uart_port *port)
339 return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
343 lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
348 lqasc_break_ctl(struct uart_port *port, int break_state)
353 lqasc_startup(struct uart_port *port)
355 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
359 if (!IS_ERR(ltq_port->clk))
360 clk_prepare_enable(ltq_port->clk);
361 port->uartclk = clk_get_rate(ltq_port->freqclk);
363 spin_lock_irqsave(<q_port->lock, flags);
364 asc_update_bits(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
365 port->membase + LTQ_ASC_CLC);
367 __raw_writel(0, port->membase + LTQ_ASC_PISEL);
369 ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
370 ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
371 port->membase + LTQ_ASC_TXFCON);
373 ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
374 | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
375 port->membase + LTQ_ASC_RXFCON);
376 /* make sure other settings are written to hardware before
377 * setting enable bits
380 asc_update_bits(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
381 ASCCON_ROEN, port->membase + LTQ_ASC_CON);
383 spin_unlock_irqrestore(<q_port->lock, flags);
385 retval = ltq_port->soc->request_irq(port);
389 __raw_writel(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
390 port->membase + LTQ_ASC_IRNREN);
395 lqasc_shutdown(struct uart_port *port)
397 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
400 ltq_port->soc->free_irq(port);
402 spin_lock_irqsave(<q_port->lock, flags);
403 __raw_writel(0, port->membase + LTQ_ASC_CON);
404 asc_update_bits(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
405 port->membase + LTQ_ASC_RXFCON);
406 asc_update_bits(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
407 port->membase + LTQ_ASC_TXFCON);
408 spin_unlock_irqrestore(<q_port->lock, flags);
409 if (!IS_ERR(ltq_port->clk))
410 clk_disable_unprepare(ltq_port->clk);
414 lqasc_set_termios(struct uart_port *port, struct ktermios *new,
415 const struct ktermios *old)
419 unsigned int divisor;
421 unsigned int con = 0;
423 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
425 cflag = new->c_cflag;
426 iflag = new->c_iflag;
428 switch (cflag & CSIZE) {
430 con = ASCCON_M_7ASYNC;
436 new->c_cflag &= ~ CSIZE;
438 con = ASCCON_M_8ASYNC;
442 cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
447 if (cflag & PARENB) {
448 if (!(cflag & PARODD))
454 port->read_status_mask = ASCSTATE_ROE;
456 port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
458 port->ignore_status_mask = 0;
460 port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
462 if (iflag & IGNBRK) {
464 * If we're ignoring parity and break indicators,
465 * ignore overruns too (for real raw support).
468 port->ignore_status_mask |= ASCSTATE_ROE;
471 if ((cflag & CREAD) == 0)
472 port->ignore_status_mask |= UART_DUMMY_UER_RX;
474 /* set error signals - framing, parity and overrun, enable receiver */
475 con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
477 spin_lock_irqsave(<q_port->lock, flags);
480 asc_update_bits(0, con, port->membase + LTQ_ASC_CON);
482 /* Set baud rate - take a divider of 2 into account */
483 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
484 divisor = uart_get_divisor(port, baud);
485 divisor = divisor / 2 - 1;
487 /* disable the baudrate generator */
488 asc_update_bits(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
490 /* make sure the fractional divider is off */
491 asc_update_bits(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
493 /* set up to use divisor of 2 */
494 asc_update_bits(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
496 /* now we can write the new baudrate into the register */
497 __raw_writel(divisor, port->membase + LTQ_ASC_BG);
499 /* turn the baudrate generator back on */
500 asc_update_bits(0, ASCCON_R, port->membase + LTQ_ASC_CON);
503 __raw_writel(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
505 spin_unlock_irqrestore(<q_port->lock, flags);
507 /* Don't rewrite B0 */
508 if (tty_termios_baud_rate(new))
509 tty_termios_encode_baud_rate(new, baud, baud);
511 uart_update_timeout(port, cflag, baud);
515 lqasc_type(struct uart_port *port)
517 if (port->type == PORT_LTQ_ASC)
524 lqasc_release_port(struct uart_port *port)
526 struct platform_device *pdev = to_platform_device(port->dev);
528 if (port->flags & UPF_IOREMAP) {
529 devm_iounmap(&pdev->dev, port->membase);
530 port->membase = NULL;
535 lqasc_request_port(struct uart_port *port)
537 struct platform_device *pdev = to_platform_device(port->dev);
538 struct resource *res;
541 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
543 dev_err(&pdev->dev, "cannot obtain I/O memory region");
546 size = resource_size(res);
548 res = devm_request_mem_region(&pdev->dev, res->start,
549 size, dev_name(&pdev->dev));
551 dev_err(&pdev->dev, "cannot request I/O memory region");
555 if (port->flags & UPF_IOREMAP) {
556 port->membase = devm_ioremap(&pdev->dev,
557 port->mapbase, size);
558 if (port->membase == NULL)
565 lqasc_config_port(struct uart_port *port, int flags)
567 if (flags & UART_CONFIG_TYPE) {
568 port->type = PORT_LTQ_ASC;
569 lqasc_request_port(port);
574 lqasc_verify_port(struct uart_port *port,
575 struct serial_struct *ser)
578 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
580 if (ser->irq < 0 || ser->irq >= NR_IRQS)
582 if (ser->baud_base < 9600)
587 static const struct uart_ops lqasc_pops = {
588 .tx_empty = lqasc_tx_empty,
589 .set_mctrl = lqasc_set_mctrl,
590 .get_mctrl = lqasc_get_mctrl,
591 .stop_tx = lqasc_stop_tx,
592 .start_tx = lqasc_start_tx,
593 .stop_rx = lqasc_stop_rx,
594 .break_ctl = lqasc_break_ctl,
595 .startup = lqasc_startup,
596 .shutdown = lqasc_shutdown,
597 .set_termios = lqasc_set_termios,
599 .release_port = lqasc_release_port,
600 .request_port = lqasc_request_port,
601 .config_port = lqasc_config_port,
602 .verify_port = lqasc_verify_port,
605 #ifdef CONFIG_SERIAL_LANTIQ_CONSOLE
607 lqasc_console_putchar(struct uart_port *port, unsigned char ch)
612 while (!lqasc_tx_ready(port))
615 writeb(ch, port->membase + LTQ_ASC_TBUF);
618 static void lqasc_serial_port_write(struct uart_port *port, const char *s,
621 uart_console_write(port, s, count, lqasc_console_putchar);
625 lqasc_console_write(struct console *co, const char *s, u_int count)
627 struct ltq_uart_port *ltq_port;
630 if (co->index >= MAXPORTS)
633 ltq_port = lqasc_port[co->index];
637 spin_lock_irqsave(<q_port->lock, flags);
638 lqasc_serial_port_write(<q_port->port, s, count);
639 spin_unlock_irqrestore(<q_port->lock, flags);
643 lqasc_console_setup(struct console *co, char *options)
645 struct ltq_uart_port *ltq_port;
646 struct uart_port *port;
652 if (co->index >= MAXPORTS)
655 ltq_port = lqasc_port[co->index];
659 port = <q_port->port;
661 if (!IS_ERR(ltq_port->clk))
662 clk_prepare_enable(ltq_port->clk);
664 port->uartclk = clk_get_rate(ltq_port->freqclk);
667 uart_parse_options(options, &baud, &parity, &bits, &flow);
668 return uart_set_options(port, co, baud, parity, bits, flow);
671 static struct console lqasc_console = {
673 .write = lqasc_console_write,
674 .device = uart_console_device,
675 .setup = lqasc_console_setup,
676 .flags = CON_PRINTBUFFER,
682 lqasc_console_init(void)
684 register_console(&lqasc_console);
687 console_initcall(lqasc_console_init);
689 static void lqasc_serial_early_console_write(struct console *co,
693 struct earlycon_device *dev = co->data;
695 lqasc_serial_port_write(&dev->port, s, count);
699 lqasc_serial_early_console_setup(struct earlycon_device *device,
702 if (!device->port.membase)
705 device->con->write = lqasc_serial_early_console_write;
708 OF_EARLYCON_DECLARE(lantiq, "lantiq,asc", lqasc_serial_early_console_setup);
709 OF_EARLYCON_DECLARE(lantiq, "intel,lgm-asc", lqasc_serial_early_console_setup);
711 #define LANTIQ_SERIAL_CONSOLE (&lqasc_console)
715 #define LANTIQ_SERIAL_CONSOLE NULL
717 #endif /* CONFIG_SERIAL_LANTIQ_CONSOLE */
719 static struct uart_driver lqasc_reg = {
720 .owner = THIS_MODULE,
721 .driver_name = DRVNAME,
722 .dev_name = "ttyLTQ",
726 .cons = LANTIQ_SERIAL_CONSOLE,
729 static int fetch_irq_lantiq(struct device *dev, struct ltq_uart_port *ltq_port)
731 struct uart_port *port = <q_port->port;
732 struct platform_device *pdev = to_platform_device(dev);
735 irq = platform_get_irq(pdev, 0);
738 ltq_port->tx_irq = irq;
739 irq = platform_get_irq(pdev, 1);
742 ltq_port->rx_irq = irq;
743 irq = platform_get_irq(pdev, 2);
746 ltq_port->err_irq = irq;
748 port->irq = ltq_port->tx_irq;
753 static int request_irq_lantiq(struct uart_port *port)
755 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
758 retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
761 dev_err(port->dev, "failed to request asc_tx\n");
765 retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
768 dev_err(port->dev, "failed to request asc_rx\n");
772 retval = request_irq(ltq_port->err_irq, lqasc_err_int,
775 dev_err(port->dev, "failed to request asc_err\n");
781 free_irq(ltq_port->rx_irq, port);
783 free_irq(ltq_port->tx_irq, port);
787 static void free_irq_lantiq(struct uart_port *port)
789 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
791 free_irq(ltq_port->tx_irq, port);
792 free_irq(ltq_port->rx_irq, port);
793 free_irq(ltq_port->err_irq, port);
796 static int fetch_irq_intel(struct device *dev, struct ltq_uart_port *ltq_port)
798 struct uart_port *port = <q_port->port;
801 ret = platform_get_irq(to_platform_device(dev), 0);
803 dev_err(dev, "failed to fetch IRQ for serial port\n");
806 ltq_port->common_irq = ret;
812 static int request_irq_intel(struct uart_port *port)
814 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
817 retval = request_irq(ltq_port->common_irq, lqasc_irq, 0,
820 dev_err(port->dev, "failed to request asc_irq\n");
825 static void free_irq_intel(struct uart_port *port)
827 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
829 free_irq(ltq_port->common_irq, port);
832 static int lqasc_probe(struct platform_device *pdev)
834 struct device_node *node = pdev->dev.of_node;
835 struct ltq_uart_port *ltq_port;
836 struct uart_port *port;
837 struct resource *mmres;
841 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
844 "failed to get memory for serial port\n");
848 ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
853 port = <q_port->port;
855 ltq_port->soc = of_device_get_match_data(&pdev->dev);
856 ret = ltq_port->soc->fetch_irq(&pdev->dev, ltq_port);
861 line = of_alias_get_id(node, "serial");
863 if (IS_ENABLED(CONFIG_LANTIQ)) {
864 if (mmres->start == CPHYSADDR(LTQ_EARLY_ASC))
869 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
875 if (lqasc_port[line]) {
876 dev_err(&pdev->dev, "port %d already allocated\n", line);
880 port->iotype = SERIAL_IO_MEM;
881 port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
882 port->ops = &lqasc_pops;
884 port->type = PORT_LTQ_ASC;
886 port->dev = &pdev->dev;
887 /* unused, just to be backward-compatible */
888 port->mapbase = mmres->start;
890 if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
891 ltq_port->freqclk = clk_get_fpi();
893 ltq_port->freqclk = devm_clk_get(&pdev->dev, "freq");
896 if (IS_ERR(ltq_port->freqclk)) {
897 pr_err("failed to get fpi clk\n");
901 /* not all asc ports have clock gates, lets ignore the return code */
902 if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
903 ltq_port->clk = clk_get(&pdev->dev, NULL);
905 ltq_port->clk = devm_clk_get(&pdev->dev, "asc");
907 spin_lock_init(<q_port->lock);
908 lqasc_port[line] = ltq_port;
909 platform_set_drvdata(pdev, ltq_port);
911 ret = uart_add_one_port(&lqasc_reg, port);
916 static int lqasc_remove(struct platform_device *pdev)
918 struct uart_port *port = platform_get_drvdata(pdev);
920 return uart_remove_one_port(&lqasc_reg, port);
923 static const struct ltq_soc_data soc_data_lantiq = {
924 .fetch_irq = fetch_irq_lantiq,
925 .request_irq = request_irq_lantiq,
926 .free_irq = free_irq_lantiq,
929 static const struct ltq_soc_data soc_data_intel = {
930 .fetch_irq = fetch_irq_intel,
931 .request_irq = request_irq_intel,
932 .free_irq = free_irq_intel,
935 static const struct of_device_id ltq_asc_match[] = {
936 { .compatible = "lantiq,asc", .data = &soc_data_lantiq },
937 { .compatible = "intel,lgm-asc", .data = &soc_data_intel },
940 MODULE_DEVICE_TABLE(of, ltq_asc_match);
942 static struct platform_driver lqasc_driver = {
943 .probe = lqasc_probe,
944 .remove = lqasc_remove,
947 .of_match_table = ltq_asc_match,
956 ret = uart_register_driver(&lqasc_reg);
960 ret = platform_driver_register(&lqasc_driver);
962 uart_unregister_driver(&lqasc_reg);
967 static void __exit exit_lqasc(void)
969 platform_driver_unregister(&lqasc_driver);
970 uart_unregister_driver(&lqasc_reg);
973 module_init(init_lqasc);
974 module_exit(exit_lqasc);
976 MODULE_DESCRIPTION("Serial driver for Lantiq & Intel gateway SoCs");
977 MODULE_LICENSE("GPL v2");