1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2022 Microchip Corporation
5 * Author: Clément Léger <clement.leger@bootlin.com>
13 #include <linux/bitops.h>
15 #define TCB_CHAN(chan) ((chan) * 0x40)
17 #define TCB_CCR(chan) (0x0 + TCB_CHAN(chan))
18 #define TCB_CCR_CLKEN (1 << 0)
20 #define TCB_CMR(chan) (0x4 + TCB_CHAN(chan))
21 #define TCB_CMR_WAVE (1 << 15)
22 #define TCB_CMR_TIMER_CLOCK2 1
24 #define TCB_CMR_ACPA_SET (1 << 16)
25 #define TCB_CMR_ACPC_CLEAR (2 << 18)
27 #define TCB_CV(chan) (0x10 + TCB_CHAN(chan))
29 #define TCB_RA(chan) (0x14 + TCB_CHAN(chan))
30 #define TCB_RC(chan) (0x1c + TCB_CHAN(chan))
32 #define TCB_IDR(chan) (0x28 + TCB_CHAN(chan))
35 #define TCB_BCR_SYNC (1 << 0)
38 #define TCB_BMR_TC1XC1S_TIOA0 (2 << 2)
41 #define TCB_WPMR_WAKEY 0x54494d
43 #define TCB_CLK_DIVISOR 8
44 struct atmel_tcb_plat {
48 static u64 atmel_tcb_get_count(struct udevice *dev)
50 struct atmel_tcb_plat *plat = dev_get_plat(dev);
55 cv1 = readl(plat->base + TCB_CV(1));
56 cv0 = readl(plat->base + TCB_CV(0));
57 } while (readl(plat->base + TCB_CV(1)) != cv1);
64 static void atmel_tcb_configure(void __iomem *base)
66 /* Disable write protection */
67 writel(TCB_WPMR_WAKEY, base + TCB_WPMR);
69 /* Disable all irqs for both channel 0 & 1 */
70 writel(0xff, base + TCB_IDR(0));
71 writel(0xff, base + TCB_IDR(1));
74 * In order to avoid wrapping, use a 64 bit counter by chaining
76 * Channel 0 is configured to generate a clock on TIOA0 which is cleared
77 * when reaching 0x80000000 and set when reaching 0.
79 writel(TCB_CMR_TIMER_CLOCK2 | TCB_CMR_WAVE | TCB_CMR_ACPA_SET
80 | TCB_CMR_ACPC_CLEAR, base + TCB_CMR(0));
81 writel(0x80000000, base + TCB_RC(0));
82 writel(0x1, base + TCB_RA(0));
83 writel(TCB_CCR_CLKEN, base + TCB_CCR(0));
85 /* Channel 1 is configured to use TIOA0 as input */
86 writel(TCB_CMR_XC1 | TCB_CMR_WAVE, base + TCB_CMR(1));
87 writel(TCB_CCR_CLKEN, base + TCB_CCR(1));
89 /* Set XC1 input to be TIOA0 (ie output of Channel 0) */
90 writel(TCB_BMR_TC1XC1S_TIOA0, base + TCB_BMR);
92 /* Sync & start all timers */
93 writel(TCB_BCR_SYNC, base + TCB_BCR);
96 static int atmel_tcb_probe(struct udevice *dev)
98 struct atmel_tcb_plat *plat = dev_get_plat(dev);
99 struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
104 if (!device_is_compatible(dev->parent, "atmel,sama5d2-tcb"))
107 /* Currently, we only support channel 0 and 1 to be chained */
108 if (dev_read_addr_index(dev, 0) != 0 &&
109 dev_read_addr_index(dev, 1) != 1) {
110 printf("Error: only chained timers 0 and 1 are supported\n");
114 ret = clk_get_by_name(dev->parent, "t0_clk", &clk);
118 ret = clk_enable(&clk);
122 clk_rate = clk_get_rate(&clk);
128 uc_priv->clock_rate = clk_rate / TCB_CLK_DIVISOR;
130 atmel_tcb_configure(plat->base);
135 static int atmel_tcb_of_to_plat(struct udevice *dev)
137 struct atmel_tcb_plat *plat = dev_get_plat(dev);
139 plat->base = dev_read_addr_ptr(dev->parent);
144 static const struct timer_ops atmel_tcb_ops = {
145 .get_count = atmel_tcb_get_count,
148 static const struct udevice_id atmel_tcb_ids[] = {
149 { .compatible = "atmel,tcb-timer" },
153 U_BOOT_DRIVER(atmel_tcb) = {
156 .of_match = atmel_tcb_ids,
157 .of_to_plat = atmel_tcb_of_to_plat,
158 .plat_auto = sizeof(struct atmel_tcb_plat),
159 .probe = atmel_tcb_probe,
160 .ops = &atmel_tcb_ops,